Dynamic re-configuration model for system-on-chip design for test and testability

被引:0
|
作者
Chindris, Gabriel [1 ]
Pitica, Dan [1 ]
Muresan, Marius [1 ]
机构
[1] Tech Univ Cluj Napoca, Dept Appl Elect, 26-28 G Baritiu St, Cluj Napoca, Romania
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The more and more increased complexity of the modern VLSI chips, along with the integration of analogue and digital parts in the same chip, implies a proportionally equivalent rise of the costs involved in design for testability. The paper presents a new method for designing test procedures inside System-on-Chip cores aiming to reduce the related costs and to increase the quality of production. The new proposed structure for testing is based on the re-configurability feature of the SoC devices and will rely in the next scenario: the core provider will design a testing configuration stored somewhere on chip (it will steal only 10% of the onchip flash memory), the user configuration (the active one) will be loaded over the testing configuration (which is enabled) allowing user to include it's own testing procedures inside it. As a result, the testing configuration will waste no resources from the designer's point of view. When tested, the SoC will "morph in the TESTING mode and will allowfull testing procedures accordingly to standards. When returning to the normal'mode, the SoC will regain its full functionality, hiding the test configuration and freeing-up the resources for designer's use.
引用
收藏
页码:1236 / +
页数:2
相关论文
共 50 条
  • [1] Testability issues of system-on-chip design
    Novak, F
    [J]. INFORMACIJE MIDEM-JOURNAL OF MICROELECTRONICS ELECTRONIC COMPONENTS AND MATERIALS, 2001, 31 (02): : 84 - 87
  • [2] A Dynamic Re-Configuration and Order Optimization Model and Optimization Algorithm in Complex System
    Yang, Yahong
    Wang, Ying
    [J]. ADVANCED MECHANICAL ENGINEERING, PTS 1 AND 2, 2010, 26-28 : 1159 - 1162
  • [3] The challenge of system-on-chip testability: An EDA perspective
    Eberle, T
    [J]. ELECTRONIC DESIGN, 1998, 46 (18) : 52 - +
  • [4] System-on-chip testability using LSSD scan structures
    Zarrineh, K
    Upadhyaya, SJ
    Chickermane, V
    [J]. IEEE DESIGN & TEST OF COMPUTERS, 2001, 18 (03): : 83 - 97
  • [5] Dynamic Re-Configuration of Conversationally Initiated Automated Negotiations
    Kloe, Robin
    Zylowski, Thorsten
    Zirpins, Christian
    [J]. 2020 IEEE 24TH INTERNATIONAL ENTERPRISE DISTRIBUTED OBJECT COMPUTING WORKSHOP (EDOCW 2020), 2020, : 95 - 98
  • [6] System-on-chip communication architecture: dynamic parallel fraction control bus design and test methodologies
    Wang, N.
    Bayoumi, M. A.
    [J]. IET COMPUTERS AND DIGITAL TECHNIQUES, 2007, 1 (01): : 1 - 8
  • [7] Cluster-based test architecture design for system-on-chip
    Goel, SK
    Marinissen, EJ
    [J]. 20TH IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 2002, : 259 - 264
  • [8] System-on-Chip Design and Implementation
    Brackenbury, Linda E. M.
    Plana, Luis A.
    Pepper, Jeffrey
    [J]. IEEE TRANSACTIONS ON EDUCATION, 2010, 53 (02) : 272 - 281
  • [9] Gamification of System-on-Chip Design
    Hamalainen, Timo D.
    Salminen, Erno
    [J]. 2014 INTERNATIONAL SYMPOSIUM ON SYSTEM-ON-CHIP (SOC), 2014,
  • [10] Integrating Design-for-Test Techniques for On-Line Test of System-on-Chip
    Wang Ying
    Fan Xinnan
    [J]. PROCEEDINGS OF THE THIRD INTERNATIONAL SYMPOSIUM ON TEST AUTOMATION & INSTRUMENTATION, VOLS 1 - 4, 2010, : 31 - 34