A CMOS high-speed multistage preamplifier for comparator design

被引:0
|
作者
Fan, XP [1 ]
Chan, PK [1 ]
机构
[1] Nanyang Technol Univ, Sch Elect & Elect Engn, Singapore 639798, Singapore
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A new multistage preamplifier with offset reduction for use in high-speed comparator is presented. The proposed circuit is based on the cascade of the modified input offset storage amplifiers and the output offset storage amplifier in pipeline arrangement. Not only does the topology maintain a good input common-mode range, it exhibits faster speed due to reduced capacitive loads. Using AMS 0.35mum CMOS process model, the simulation result has shown that the new preamplifier has achieved a settling time of 3.5 ns at 1% accuracy for a transient step of 400 mV, which is faster than the conventional works at identical process and identical power consumption.
引用
收藏
页码:545 / 548
页数:4
相关论文
共 50 条
  • [1] CMOS multistage preamplifier design for high-speed and high-resolution comparators
    Shirai, Eiji
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2007, 54 (02) : 166 - 170
  • [2] Design considerations for a high-speed CMOS comparator
    Birru, D
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2000, 87 (04) : 437 - 443
  • [3] A high-speed and high-resolution CMOS comparator with three-stage preamplifier
    Jiang Li
    Xu Weisheng
    Yu Youling
    JOURNAL OF SEMICONDUCTORS, 2010, 31 (04)
  • [4] A high-speed and high-resolution CMOS comparator with three-stage preamplifier
    江利
    许维胜
    余有灵
    Journal of Semiconductors, 2010, (04) : 80 - 84
  • [5] HIGH-SPEED ACCURATE CMOS COMPARATOR
    STEYAERT, M
    COMINO, V
    ELECTRONICS LETTERS, 1988, 24 (16) : 1027 - 1028
  • [6] HIGH GAIN AND LOW POWER DESIGN OF PREAMPLIFIER FOR CMOS COMPARATOR
    Choudhary, Shubham
    Bhat, Siddharth
    Selvakumar, J.
    2016 3RD INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING AND INTEGRATED NETWORKS (SPIN), 2016, : 63 - 66
  • [7] A HIGH-SPEED CMOS COMPARATOR FOR USE IN AN ADC
    MCCARROLL, BJ
    SODINI, CG
    LEE, HS
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1988, 23 (01) : 159 - 165
  • [8] Simple high-speed CMOS current comparator
    Ravezzi, L
    Stoppa, D
    Dalla Betta, GF
    ELECTRONICS LETTERS, 1997, 33 (22) : 1829 - 1830
  • [9] A HIGH-SPEED COMPARATOR DESIGN TECHNIQUE
    SAUL, PH
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1982, 17 (03) : 529 - 532
  • [10] Design and analysis of a high-speed comparator
    Jun, Gu
    Yong, Lian
    Bo, Shi
    2005 IEEE INTERNATIONAL WORKSHOP ON RADIO-FREQUENCY INTEGRATION TECHNOLOGY, PROCEEDINGS: INTEGRATED CIRCUITS FOR WIDEBAND COMMUNICATION AND WIRELESS SENSOR NETWORKS, 2005, : 215 - 218