Stress-induced leakage currents of CMOS ULSI devices with shallow trench isolation

被引:0
|
作者
Sundaresan, R [1 ]
Hing, GC [1 ]
Peidous, IV [1 ]
机构
[1] Chartered Semicond Mfg, Singapore 738406, Singapore
来源
关键词
shallow trench isolation; mechanical stress; dislocations; device leakage currents;
D O I
10.1117/12.360556
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The correlation of MOSFET electrical characteristics to the levels of mechanical stress in STI structures used for the device manufacturing has been analyzed. The model of stress evolution during STI formation was developed based on the results of experimental measurements and computer simulations. Accordingly, STI processes creating different levels of stresses were designed and used to manufacture ULSI. Electrical parameters of a large variety of MOSFET devices were tested and weighted against the STI processes employed. This enabled the identification of the device leakage currents which resulted from high STI stress: the diode leakage dependent on isolation width, MOSFET standby currents dependent on active device width and gate bias, and the excessive leakage of field-edge-intensive devices. The first phenomenon was found to be associated with the incident of dislocations. The other kinds of leakage could reach critical levels even at moderate stress below the threshold for the onset of dislocation generation. According to the results of the device leakage characterization, critical stress states of STI structures can be readily monitored using conventional approaches of electrical testing. This provides an effective means for STI process and materials integration and obtaining low stress dislocation-free structures.
引用
收藏
页码:224 / 233
页数:10
相关论文
共 50 条
  • [1] Shallow trench isolation for advanced ULSI CMOS technologies
    Nandakumar, M
    Chatterjee, A
    Sridhar, S
    Joyner, K
    Rodder, M
    Chen, IC
    INTERNATIONAL ELECTRON DEVICES MEETING 1998 - TECHNICAL DIGEST, 1998, : 133 - 136
  • [2] Effect of liner oxide densification on stress-induced leakage current characteristics in shallow trench isolation processing
    Park, JH
    Shin, SW
    Park, SW
    Kong, YT
    Kim, DJ
    Suh, MS
    Lee, SC
    Kwak, NY
    Dong, CD
    Kim, DW
    Lee, GI
    Kwon, OJ
    Yang, HS
    JOURNAL OF THE ELECTROCHEMICAL SOCIETY, 2003, 150 (07) : G359 - G364
  • [3] Strained CMOS devices with shallow-trench-isolation stress buffer layers
    Li, Yiming
    Chen, Hung-Ming
    Yu, Shao-Ming
    Hwang, Jiunn-Ren
    Yang, Fu-Liang
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2008, 55 (04) : 1085 - 1089
  • [4] Effect of shallow trench isolation induced stress on CMOS transistor mismatch
    Tan, PBY
    Kordesch, AV
    Sidek, O
    2004 IEEE International Conference on Semiconductor Electronics, Proceedings, 2004, : 189 - 192
  • [5] Critical states of stress evolution in silicon structures of ULSI with Shallow Trench Isolation
    Peidous, IV
    Balasubramanian, N
    Johnson, E
    Gan, CH
    Sundaresan, R
    ULSI PROCESS INTEGRATION, 1999, 99 (18): : 243 - 254
  • [6] Investigation of stress-induced defects in shallow trench isolation by cathodoluminescence and Raman spectroscopies
    Sugie, R.
    Matsuda, K.
    Ajioka, T.
    Yoshikawa, M.
    Mizukoshi, T.
    Shibusawa, K.
    Yo, S.
    JOURNAL OF APPLIED PHYSICS, 2006, 100 (06)
  • [7] Optimization of active geometry configuration and shallow trench isolation (STI) stress for advanced CMOS devices
    Lin, T
    Gong, Y
    Tseng, JT
    Yu, L
    Shen, T
    Chen, D
    Chen, TP
    Kuo, CL
    Shiau, WT
    Jung, LT
    Chen, JK
    Chien, SC
    Sun, SW
    JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS SHORT NOTES & REVIEW PAPERS, 2004, 43 (4B): : 1756 - 1758
  • [8] Silicide and Shallow Trench Isolation line width dependent stress induced junction leakage
    Steegen, A
    Lauwers, A
    de Potter, M
    Badenes, G
    Rooyackers, R
    Maex, K
    2000 SYMPOSIUM ON VLSI TECHNOLOGY, DIGEST OF TECHNICAL PAPERS, 2000, : 180 - 181
  • [9] STRESS-INDUCED LEAKAGE CURRENTS IN THIN OXIDES
    DIMARIA, DJ
    MICROELECTRONIC ENGINEERING, 1995, 28 (1-4) : 63 - 66
  • [10] Impact of trench sidewall interface trap in shallow trench isolation on junction leakage current characteristics for sub-0.25 mu m CMOS devices
    Inaba, S
    Takahashi, M
    Okayama, Y
    Yagishita, A
    Matsuoka, F
    Ishiuchi, H
    1997 SYMPOSIUM ON VLSI TECHNOLOGY: DIGEST OF TECHNICAL PAPERS, 1997, : 119 - 120