Analysis of analog capacitor for mixed signal circuits in merged dynamic random access memory and logic devices

被引:0
|
作者
Jang, MG
Lee, JH
机构
[1] Elect & Telecommun Res Inst, Semicond & Basic Res Lab, Nano Elect Device Team, Yuseong Gu, Taejon 305350, South Korea
[2] HYNIX Semicond Inc, MML Technol Dept, Syst IC R&D, Hungduk Gu, Chungcheong 361725, South Korea
关键词
analog capacitor; poly-insulator-poly (PIP); SOC; MDL; mixed signal;
D O I
10.1143/JJAP.41.L675
中图分类号
O59 [应用物理学];
学科分类号
摘要
A poly-insulator-poly (PIP) analog capacitor with a novel structure is fabricated to minimize the number of process steps, by adopting an analog device in the merged dynamic random access memory (DRAM) and logic (MDL) process. It has polysilicon as the bottom electrode, which is used as the gate material of the transistor, and W-polycide as the top electrode, which is used and the leakage current is less as a bit line material in DRAM. The area capacitance without the fringe effect is 0.54 fF/mum(2) than 1 fA/mum(2). The minimum usable capacitor size without the fringe effect is 27 x 27 mum(2). The voltage coefficients of the 1st and 2nd order are 380 ppm/V and -11 ppm/V-2, respectively, where those of a conventional analog capacitor manufactured by the standard complementary metal oxide semiconductor (CMOS) process are 300-500 ppm/V and 10-50 ppm/V-2 , respectively. The matching value is 0.044% in an area of 27 x 27 mum(2), which is an excellent result compared with previous work.
引用
收藏
页码:L675 / L677
页数:3
相关论文
共 50 条
  • [2] Relevant Signals and Devices for Failure Analysis of Analog and Mixed-signal Circuits
    Melis, Tommaso
    Simeu, Emmanuel
    Saury, Luc
    Auvray, Etienne
    [J]. 2021 IEEE INTERNATIONAL TEST CONFERENCE (ITC 2021), 2021, : 243 - 250
  • [3] Relaxation Signal Analysis and Optimization of Analog Resistive Random Access Memory for Neuromorphic Computing
    Yang, Siyao
    Hu, Qi
    Gao, Bin
    Tang, Jianshi
    Xu, Feng
    Lu, Yuyao
    Yao, Peng
    Xi, Yue
    Qian, He
    Wu, Huaqiang
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2024, 71 (01) : 560 - 566
  • [4] Fault Simulation for Dynamic Failures in Analog and Mixed-Signal Circuits
    Melis, Tommaso
    [J]. JOURNAL OF FAILURE ANALYSIS AND PREVENTION, 2024, : 2080 - 2094
  • [5] Simulation based dynamic laser stimulation for failure analysis of analog and mixed-signal circuits
    Melis, T.
    Simeu, E.
    Saury, L.
    Auvray, E.
    [J]. MICROELECTRONICS RELIABILITY, 2021, 126 (126)
  • [6] Adaptive Multidimensional Outlier Analysis for Analog and Mixed Signal Circuits
    Yilmaz, Ender
    Ozev, Sule
    Butler, Kenneth M.
    [J]. 2011 IEEE INTERNATIONAL TEST CONFERENCE (ITC), 2011,
  • [7] Transistors and tunnel diodes for analog/mixed-signal circuits and embedded memory
    Seabaugh, A
    Deng, X
    Blake, T
    Brar, B
    Broekaert, T
    Lake, R
    Morris, F
    Frazier, G
    [J]. INTERNATIONAL ELECTRON DEVICES MEETING 1998 - TECHNICAL DIGEST, 1998, : 429 - 432
  • [8] Low thermal budget high performance 0.25-0.18 μm merged logic device and dynamic random access memory application
    Yeh, Wen-Kuan
    Lin, Yung-Chang
    Chen, Tung-Po
    Huang, Cheng-Tung
    Chang, Sun-Jay
    Lin, Wen-Jeng
    Jung, Le-Tien
    Chien, Sun-Chieh
    Sun, Shin-Wei
    Liou, Fou-Tai
    [J]. Japanese Journal of Applied Physics, Part 1: Regular Papers and Short Notes and Review Papers, 2000, 39 (5 B): : 2162 - 2166
  • [9] A low thermal budget high performance 0.25-0.18 μm merged logic device and dynamic random access memory application
    Yeh, WK
    Lin, YC
    Chen, TP
    Huang, CT
    Chang, SJ
    Lin, WJ
    Jung, LT
    Chien, SC
    Sun, SW
    Liou, FT
    [J]. JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS SHORT NOTES & REVIEW PAPERS, 2000, 39 (4B): : 2162 - 2166
  • [10] Hardware Trojans Embedded in the Dynamic Operation of Analog and Mixed-Signal Circuits
    Wang, Qianqian
    Geiger, Randall L.
    Chen, Degang
    [J]. PROCEEDINGS OF THE 2015 IEEE NATIONAL AEROSPACE AND ELECTRONICS CONFERENCE (NAECON), 2015, : 155 - 158