Publicly Verifiable Watermarking for Intellectual Property Protection in FPGA Design

被引:19
|
作者
Zhang, Jiliang [1 ]
Liu, Lele [2 ]
机构
[1] Hunan Univ, Coll Comp Sci & Elect Engn, Changsha 410082, Hunan, Peoples R China
[2] Northeastern Univ, Software Coll, Shenyang 110169, Peoples R China
基金
中国国家自然科学基金;
关键词
Field-programmable gate array (FPGA); intellectual property (IP) protection; publicly verifiable; watermarking; zero knowledge; IP; VERIFICATION; BINDING; SCHEME;
D O I
10.1109/TVLSI.2016.2619682
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Watermarking as a novel intellectual property (IP) protection technique can protect field-programmable gate array IPs from infringement. However, existing watermarking techniques may give away sensitive information during the public verification, which enables malicious verifiers or third parties to remove the embedded watermark and resell the design. Current zero-knowledge watermarking verification schemes can address the sensitive information leakage issue but are vulnerable to embedding attacks, which makes them ineffective in preventing the infringement denying of untrusted buyers (verifiers). This paper proposes a new publicly verifiable watermarking detection technique based on chaos-based zero-knowledge interaction and time stamping to resiliently resist the sensitive information leakage and embedding attacks, and is thus robust to the cheating from the prover, verifier, or third party. Experimental results and analysis show that the proposed method has better robustness than the most recent related literature.
引用
收藏
页码:1520 / 1527
页数:8
相关论文
共 50 条
  • [21] The use of intellectual property protection mechanisms by publicly supported firms
    Link, Albert N.
    van Hasselt, Martijn
    ECONOMICS OF INNOVATION AND NEW TECHNOLOGY, 2022, 31 (1-2) : 111 - 121
  • [22] Signature hiding techniques for FPGA intellectual property protection
    Lach, J
    Mangione-Smith, WH
    Potkonjak, M
    1998 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN: DIGEST OF TECHNICAL PAPERS, 1998, : 186 - 189
  • [23] Intellectual property protection by watermarking combinational logic synthesis solutions
    Kirovski, D
    Hwang, YY
    Potkonjak, M
    Cong, J
    1998 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN: DIGEST OF TECHNICAL PAPERS, 1998, : 194 - 198
  • [24] A novel watermarking framework for intellectual property protection of NLG APIs
    Li, Mingjie
    Wu, Hanzhou
    Zhang, Xinpeng
    NEUROCOMPUTING, 2023, 558
  • [25] Low level watermarking of VLSI designs for intellectual property protection
    Irby, DL
    Newbould, RD
    Carothers, JD
    Rodriguez, JJ
    Holman, WT
    13TH ANNUAL IEEE INTERNATIONAL ASIC/SOC CONFERENCE, PROCEEDINGS, 2000, : 136 - 140
  • [26] Deep Model Intellectual Property Protection via Deep Watermarking
    Zhang, Jie
    Chen, Dongdong
    Liao, Jing
    Zhang, Weiming
    Feng, Huamin
    Hua, Gang
    Yu, Nenghai
    IEEE TRANSACTIONS ON PATTERN ANALYSIS AND MACHINE INTELLIGENCE, 2022, 44 (08) : 4005 - 4020
  • [27] INTELLECTUAL PROPERTY (IP) PROTECTION USING WATERMARKING AND FINGERPRINTING TECHNIQUES
    Leitao, Flavia
    PROCEEDINGS OF THE 2016 2ND INTERNATIONAL CONFERENCE ON APPLIED AND THEORETICAL COMPUTING AND COMMUNICATION TECHNOLOGY (ICATCCT), 2016, : 433 - 438
  • [28] Intellectual property protection of sequential circuits using digital watermarking
    Subbaraman, Shaila
    Nandgawe, P. S.
    2006 INTERNATIONAL CONFERENCE ON INDUSTRIAL AND INFORMATION SYSTEMS, VOLS 1 AND 2, 2006, : 556 - +
  • [29] PROTECTING INTELLECTUAL PROPERTY IN FPGA XILINX DESIGN
    Cheremisinov, D., I
    PRIKLADNAYA DISKRETNAYA MATEMATIKA, 2014, 24 (02): : 110 - +
  • [30] Intellectual Property Protection in Design Management
    Liang, Jing
    2013 IEEE TSINGHUA INTERNATIONAL DESIGN MANAGEMENT SYMPOSIUM (TIDMS), 2013, : 366 - 369