Finite wordlength design for VLSI FFT processors

被引:0
|
作者
Perlow, RB [1 ]
Denk, TC [1 ]
机构
[1] Broadcom Corp, Irvine, CA 92618 USA
关键词
D O I
暂无
中图分类号
TP31 [计算机软件];
学科分类号
081202 ; 0835 ;
摘要
Resource efficient FFT processors have become a common requirement for high-speed xDSL and OFDM transceivers. Hardwired VLSI implementations often result in smaller area and lower power consumption than general-purpose DSP processors. For hardwired designs, intelligent wordlength selection can be employed to further reduce hardware resource requirements. This paper describes a technique for quick and accurate estimation of FFT noise performance by modeling the FFT as a series of amplifier stages. The technique is employed to specify wordlengths that provide good tradeoffs between noise performance and hardware requirements. The technique is also used to show that the decimation-in-time radix-2 FFT algorithm has better finite wordlength properties than the decimation-in-frequency radix-2 FFT algorithm.
引用
下载
收藏
页码:1227 / 1231
页数:5
相关论文
共 50 条
  • [1] Finite wordlength design for FFT/IFFT in UWB-OFDM systems
    Ghassemi, A.
    Gulliver, T. A.
    2007 WIRELESS TELECOMMUNICATIONS SYMPOSIUM, 2007, : 43 - 49
  • [2] Dynamic Wordlength Calibration for Energy Reduction FFT Processors in Wireless LAN
    Kim, Jaeseong
    Yoshizawa, Shingo
    Miyanaga, Yoshikazu
    2011 IEEE 54TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2011,
  • [3] VLSI Design of 128 Point Finite Field FFT Multiplier
    Aravind, A. V.
    Murugan, Senthil
    2017 INTERNATIONAL CONFERENCE ON COMMUNICATION AND SIGNAL PROCESSING (ICCSP), 2017, : 724 - 727
  • [4] Probability-Based Static Scaling Optimization for Fixed Wordlength FFT Processors
    Lin, Bu-Ching
    Shih, Ming-En
    Huang, Juinn-Dar
    Jou, Jing-Yang
    JOURNAL OF INFORMATION SCIENCE AND ENGINEERING, 2014, 30 (04) : 991 - 1014
  • [5] A coefficient memory addressing scheme for VLSI implementation of FFT processors
    Hasan, M
    Arslan, T
    2002 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL IV, PROCEEDINGS, 2002, : 850 - 853
  • [6] PIPELINE AND PARALLEL-PIPELINE FFT PROCESSORS FOR VLSI IMPLEMENTATIONS
    WOLD, EH
    DESPAIN, AM
    IEEE TRANSACTIONS ON COMPUTERS, 1984, 33 (05) : 414 - 426
  • [7] ON FINITE WORDLENGTH FIR FILTER DESIGN
    MUNSON, DC
    IEEE TRANSACTIONS ON ACOUSTICS SPEECH AND SIGNAL PROCESSING, 1981, 29 (02): : 329 - 329
  • [8] VLSI DESIGN OF AN FFT PROCESSOR NETWORK
    MCKINNEY, BC
    ELGUIBALY, F
    INTEGRATION-THE VLSI JOURNAL, 1989, 8 (03) : 301 - 320
  • [9] COMPARATIVE-ANALYSIS OF COMPUTATIONAL DIFFICULTIES OF FFT ALGORITHMS WORKING WITH FINITE WORDLENGTH
    SVERDLIK, MB
    NAZARENKO, AA
    ZAKHAROV, VV
    IZVESTIYA VYSSHIKH UCHEBNYKH ZAVEDENII RADIOELEKTRONIKA, 1988, 31 (11): : 25 - 30
  • [10] A software tool for performance evaluation of digital control algorithms on finite wordlength processors
    Patra, A
    Mukhopadhyay, S
    COMPUTERS & ELECTRICAL ENGINEERING, 1996, 22 (06) : 403 - 419