A high performance 16 Mb DRAM using giga-bit technologies

被引:0
|
作者
Jeong, GT
Lee, KC
Ha, DW
Lee, KH
Kim, KH
Kim, IG
Kim, DH
Kim, K
机构
[1] Samsung Electronics Co, Kyungki-Do, Korea, Republic of
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
An experimental high performance 16 Mb Dynamic Random Access Memory (DRAM) having a 0.18 mu m design rule for gigabit DRAM's was developed, Junction leakage current and junction capacitance were reduced by shallow trench isolation (STI), A fast access time even at low operation voltage (1.5 V) was achieved by TiSi2 gate and new circuit techniques, Large sensing margin and stable operation were achieved by using a new dielectric material (Ta2O5,) in the cell capacitor, Insufficient depth of focus margin for back-end of line process was overcome by triple metallization scheme with one W and two Al metals, With these new technologies, high speed of 28 ns row address access time (T-rac) at 1.5 V and small chip size of 5.3 x 5.4 mm(2) were achieved.
引用
收藏
页码:2064 / 2069
页数:6
相关论文
共 50 条
  • [21] A physical understanding of the noise performance of MOS transistors for wireless and lightwave applications in the giga-bit regime
    Jindal, RP
    NOISE IN DEVICES AND CIRCUITS III, 2005, 5844 : 10 - 22
  • [22] Extraction of the trap density at the gate periphery using the gated diode array for Giga-bit DRAMs
    Suzuki, H
    Kojima, M
    Nara, Y
    ICMTS 1999: PROCEEDINGS OF THE 1999 INTERNATIONAL CONFERENCE ON MICROELECTRONIC TEST STRUCTURES, 1999, : 121 - 124
  • [23] High performance cell transistor for long data retention time in giga-bit density dynamic random access memory and beyond
    Uh, HS
    Lee, JK
    Kim, K
    JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS BRIEF COMMUNICATIONS & REVIEW PAPERS, 2002, 41 (12): : 7276 - 7281
  • [24] High performance cell transistor for long data retention time in giga-bit density dynamic random access memory and beyond
    Uh, H.S. (hsuh@sejong.ac.kr), 1600, Japan Society of Applied Physics (41):
  • [25] Stress-induced leakage current comparison of giga-bit scale DRAM capacitors with OCS(One-Cylinder-Storage) node
    Park, DG
    Ban, HD
    Jung, SM
    Yang, HM
    Lee, WS
    2000 IEEE INTERNATIONAL INTEGRATED RELIABILITY WORKSHOP FINAL REPORT, 2000, : 116 - 119
  • [26] Giga-bit class ultra high speed signal wireless distribution by using NRD guide technology at 60GHz
    Kuroki, F
    Yamaguchi, M
    Araki, T
    Sato, H
    Yoneyama, T
    2003 IEEE MTT-S INTERNATIONAL MICROWAVE SYMPOSIUM DIGEST, VOLS 1-3, 2003, : 619 - 622
  • [27] Design and Development of a Giga-bit Ethernet Based High Speed Broadband Data Acquisition System for an Underwater Imaging Array
    Subash, K.
    Amogh, R.
    Venugopalan, P.
    OCEANS 2010, 2010,
  • [28] 16Mb DRAM/SOI technologies for sub-1V operation
    Oashi, T
    Eimori, T
    Morishita, F
    Iwamatsu, T
    Yamaguchi, Y
    Okuda, F
    Shimomura, K
    Shimano, H
    Sakashita, N
    Arimoto, K
    Inoue, Y
    Komori, S
    Inuishi, M
    Nishimura, T
    Miyoshi, H
    IEDM - INTERNATIONAL ELECTRON DEVICES MEETING, TECHNICAL DIGEST 1996, 1996, : 609 - 612
  • [29] A new ALD-TiN/COSi2 contact plug process for reliable and low defect density bit-line integration in sub-quarter micron giga-bit DRAM
    Park, SG
    Kang, SB
    Choi, GH
    Chung, UI
    Moon, JT
    PROCEEDINGS OF THE IEEE 2002 INTERNATIONAL INTERCONNECT TECHNOLOGY CONFERENCE, 2002, : 282 - 284
  • [30] 16Mb SOI-DRAM Technologies for Sub-1Volt Operation
    Eimori, T.
    Oashi, T.
    Yamaguchi, Y.
    Shimomura, K.
    Mitsubishi Denki Giho, 71 (03):