Novel Design of Vertical Double-Diffused Metal-Oxide-Semiconductor Transistor for High Electrostatic Discharge Robustness

被引:2
|
作者
Hatasako, Kenichi [1 ]
Yamamoto, Fumitoshi [1 ]
Uenishi, Akio [1 ]
Kuroi, Takashi [1 ]
Maegawa, Shigeto [1 ]
机构
[1] Renesas Technol Corp, Mixed Signal Device Technol Dept, Prod & Technol Unit, Itami, Hyogo 6640005, Japan
关键词
D O I
10.1143/JJAP.48.04C074
中图分类号
O59 [应用物理学];
学科分类号
摘要
[Bipolar]-[complementary metal-oxide-semiconductor transistor (CMOS)]-[double-diffused metal-oxide-semiconductor transistor (DMOS)] [BiC-DMOS] devices are widely used in high-voltage applications. As some applications require high electrostatic discharge (ESD) robustness, we studied the vertical DMOS (VDMOS) transistor to improve ESD robustness. In this paper, we propose a balanced VDMOS (B-VDMOS) transistor. A B-VDMOS transistor is optimized for a cell layout to improve current uniformity after avalanche breakdown by arranging a number of sources. As the B-VDMOS transistor can prevent current concentration, it is not destroyed after avalanche breakdown and acquires a high second breakdown current. Owing to the high second breakdown current, the B-VDMOS transistor can improve ESD robustness by 50% according to the human body model (HBM) test compared with a conventional VDMOS (C-VDMOS) transistor. As the B-VDMOS transistor has high ESD robustness, it can be used in harsh applications and systems. (C) 2009 The Japan Society of Applied Physics
引用
收藏
页数:4
相关论文
共 50 条
  • [1] A novel planar vertical double-diffused metal-oxide-semiconductor field-effect transistor with inhomogeneous floating islands
    任敏
    李泽宏
    刘小龙
    谢加雄
    邓光敏
    张波
    Chinese Physics B, 2011, 20 (12) : 454 - 458
  • [2] A novel planar vertical double-diffused metal-oxide-semiconductor field-effect transistor with inhomogeneous floating islands
    Ren Min
    Li Ze-Hong
    Liu Xiao-Long
    Xie Jia-Xiong
    Deng Guang-Min
    Zhang Bo
    CHINESE PHYSICS B, 2011, 20 (12)
  • [3] Nondestructive measurement of thermal contact resistance for the power vertical double-diffused metal-oxide-semiconductor
    Li Rui
    Guo Chun-Sheng
    Feng Shi-Wei
    Shi Lei
    Zhu Hui
    Wang Lin
    CHINESE PHYSICS B, 2015, 24 (07)
  • [4] New folding lateral double-diffused metal-oxide-semiconductor field effect transistor with the step oxide layer
    Duan Bao-Xing
    Li Chun-Lai
    Ma Jian-Chong
    Yuan Song
    Yang Yin-Tang
    ACTA PHYSICA SINICA, 2015, 64 (06)
  • [5] Design Issues for Lateral Double-Diffused Metal-Oxide-Semiconductor with Higher Breakdown Voltage
    Sung, Kunsik
    Won, Taeyoung
    JOURNAL OF NANOSCIENCE AND NANOTECHNOLOGY, 2013, 13 (05) : 3260 - 3264
  • [6] Nondestructive measurement of thermal contact resistance for the power vertical double-diffused metal-oxide-semiconductor
    李睿
    郭春生
    冯士维
    石磊
    朱慧
    王琳
    Chinese Physics B, 2015, 24 (07) : 386 - 388
  • [7] Modeling of γ-irradiation and lowered temperature effects in power vertical double-diffused metal-oxide-semiconductor transistors
    Golubovic, S
    Djoric-Veljkovic, S
    Davidovic, V
    Stojadinovic, N
    JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS BRIEF COMMUNICATIONS & REVIEW PAPERS, 1999, 38 (08): : 4699 - 4702
  • [8] Dual-Stepped Gate Vertical Double-Diffused Metal-Oxide-Semiconductor Field-Effect Transistor with Enhanced Device Performance
    Sidar, Devesh Singh
    Parmar, Onika
    Mishra, Zeesha
    PHYSICA STATUS SOLIDI A-APPLICATIONS AND MATERIALS SCIENCE, 2024, 221 (04):
  • [9] Analysis of postirradiation annealing of n-channel power vertical double-diffused metal-oxide-semiconductor transistors
    Ristic, GS
    Pejovic, MM
    Jaksic, AB
    JOURNAL OF APPLIED PHYSICS, 2000, 87 (07) : 3468 - 3477