POWER REDUCTION TECHNIQUES FOR DYNAMICALLY RECONFIGURABLE PROCESSOR ARRAYS

被引:5
|
作者
Nishimura, T. [1 ]
Hirai, K. [1 ]
Saito, Y. [1 ]
Nakamura, T. [1 ]
Hasegawa, Y. [1 ]
Tsutsusmi, S. [1 ]
Tunbunheng, V. [1 ]
Amano, H. [1 ]
机构
[1] Keio Univ, Dept Informat & Comp Sci, Kohoku Ku, Yokohama, Kanagawa 2238522, Japan
关键词
D O I
10.1109/FPL.2008.4629949
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The power consumption of Dynamically Reconfigurable Processing Array (DRPA) is quantitatively analyzed by using a real chip layout and applications taking into account the reconfiguration power. Evaluation result shows that processing power for PEs is dominant and reconfiguration power is about 20.7% of the total dynamic power consumption. Based on the above evaluation results, we proposed two dynamic power reduction techniques: functional unit-level operand isolation and selective context fetch. Evaluation results demonstrate that the functional unit-level operand isolation can reduce up to 20.8% of the dynamic power with only 2.2% area overhead. On the selective context fetch, the power reduction is limited by the increasing of the additional hardware.
引用
收藏
页码:305 / 310
页数:6
相关论文
共 50 条
  • [31] DReAC: A novel dynamically reconfigurable co-processor
    Song, Yu-Kun
    Gao, Ming-Lun
    Deng, Hong-Hui
    Wang, Rui
    Hu, Yong-Hua
    Tien Tzu Hsueh Pao/Acta Electronica Sinica, 2007, 35 (05): : 833 - 837
  • [32] A processor for genetic algorithm using dynamically reconfigurable memory
    Kanasugi, Akinori
    Tsukahara, Akihiko
    2006 INTERNATIONAL CONFERENCE ON HYBRID INFORMATION TECHNOLOGY, VOL 1, PROCEEDINGS, 2006, : 310 - +
  • [33] Implementing and evaluating stream applications on the dynamically reconfigurable processor
    Suzuki, N
    Kurotaki, S
    Suzuki, M
    Kaneko, N
    Anjo, K
    Motomura, M
    Wakabayashi, K
    Toi, T
    Awashima, T
    12TH ANNUAL IEEE SYMPOSIUM ON FIELD-PROGRAMMABLE CUSTOM COMPUTING MACHINES, PROCEEDINGS, 2004, : 328 - 329
  • [34] Implementation of dynamically reconfigurable processor DAPDNA-2
    Sato, T
    Watanabe, H
    Shiba, K
    2005 IEEE VLSI-TSA International Symposium on VLSI Design, Automation & Test (VLSI-TSA-DAT), Proceedings of Technical Papers, 2005, : 323 - 324
  • [35] An image recognition processor using dynamically reconfigurable ALU
    Miyamoto, N
    Kotani, K
    Maruo, K
    Ohmi, T
    PROCEEDINGS OF THE IEEE 2004 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2004, : 599 - 602
  • [36] Dynamic VDD Switching Technique and Mapping Optimization in Dynamically Reconfigurable Processor for Efficient Energy Reduction
    Yamamoto, Tatsuya
    Hironaka, Kazuei
    Hayakawa, Yuki
    Kimura, Masayuki
    Amano, Hideharu
    Usami, Kimiyoshi
    RECONFIGURABLE COMPUTING: ARCHITECTURES, TOOLS AND APPLICATIONS, 2011, 6578 : 230 - +
  • [37] A Heterogeneous Digital Signal Processor for Dynamically Reconfigurable Computing
    Rossi, Davide
    Campi, Fabio
    Spolzino, Simone
    Pucillo, Stefano
    Guerrieri, Roberto
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2010, 45 (08) : 1615 - 1626
  • [38] An adaptive cryptographic accelerator for IPsec on dynamically reconfigurable processor
    Hasegawa, Y
    Abe, S
    Matsutani, H
    Amano, H
    Anjo, K
    Awashima, T
    FPT 05: 2005 IEEE INTERNATIONAL CONFERENCE ON FIELD PROGRAMMABLE TECHNOLOGY, PROCEEDINGS, 2005, : 163 - 170
  • [39] Exploiting slack time in dynamically reconfigurable processor architectures
    Schweizer, Thomas
    Oppold, Tobias
    Oliveira Filho, Julio
    Eisenhardt, Sven
    Blocher, Kai
    Rosenstiel, Wolfgang
    ICFPT 2007: INTERNATIONAL CONFERENCE ON FIELD-PROGRAMMABLE TECHNOLOGY, PROCEEDINGS, 2007, : 381 - 384
  • [40] A compiler for a dynamically reconfigurable processor with cell array structures
    Hatano, F
    Morishita, T
    Komoku, K
    Teramoto, I
    RECONFIGURABLE TECHNOLOGY: FPGAS FOR COMPUTING AND APPLICATIONS II, 2000, 4212 : 96 - 103