Testability analysis and scalable test generation for high-speed floating-point units

被引:4
|
作者
Xenoulis, George
Psarakis, Mihalis
Gizopoulos, Dimitris
Paschalis, Antonis
机构
[1] Univ Piraeus, Dept Informat, Piraeus 18534, Greece
[2] Univ Athens, Dept Informat & Telecommun, Athens 15784, Greece
关键词
test generation; testability conditions; processor testing; datapath testing; floating-point unit testing;
D O I
10.1109/TC.2006.187
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
High-speed datapaths in microprocessors and embedded processors contain complex floating-point ( FP) arithmetic units which have a critical role in the processor's performance. Although the FP units' complex structure consists of classic integer arithmetic components, the embedded components encounter serious testability problems due to their limited accessibility from the FP unit ports and testability loss due to FP unit inherent operations, such as rounding and normalization. In this paper, we analyze the testability problems and present scalable test generation for FP units using as a demonstration vehicle the popular, high-speed, two-path architecture of the most complex unit, the FP adder. The key feature of the presented methodology is the identification of testability conditions that guarantee effective test pattern application and fault propagation for each of the components of the FP adder. The identified test conditions can be utilized with respect to any fault model and are independent of the internal structure and the size of the components. Thus, they can be applied to FP adders of various exponent and significand sizes ( single, double, and custom precision), as well as to other types of FP units, which also consist of classic integer arithmetic components similarly interconnected.
引用
收藏
页码:1449 / U24
页数:21
相关论文
共 50 条
  • [1] A generator of high-speed floating-point modules
    Leyva, G
    Caffarena, G
    Carreras, C
    Nieto-Taladriz, O
    12TH ANNUAL IEEE SYMPOSIUM ON FIELD-PROGRAMMABLE CUSTOM COMPUTING MACHINES, PROCEEDINGS, 2004, : 306 - 307
  • [2] Test generation methodology for high-speed floating point adders
    Xenoulis, G
    Psarakis, M
    Gizopoulos, D
    Paschalis, A
    11th IEEE International On-Line Testing Symposium, 2005, : 227 - 232
  • [3] FPGA implementation of the high-speed floating-point operation
    Ji, XS
    Wang, SR
    ICEMI 2005: Conference Proceedings of the Seventh International Conference on Electronic Measurement & Instruments, Vol 3, 2005, : 626 - 629
  • [4] On-line periodic self-testing of high-speed floating-point units in microprocessors
    Xenoulis, G.
    Psarakis, M.
    Gizopoulos, D.
    Paschalis, A.
    DFT 2007: 22ND IEEE INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT-TOLERANCE IN VLSI SYSTEMS, PROCEEDINGS, 2007, : 379 - 387
  • [5] A High-Speed Floating-Point Multiply-Accumulator Based on FPGAs
    Zhou, Bin
    Wang, Guangsen
    Jie, Guisheng
    Liu, Qing
    Wang, Zhiwei
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2021, 29 (10) : 1782 - 1789
  • [6] Systematic IEEE rounding method for high-speed floating-point multipliers
    Quach, NT
    Takagi, NF
    Flynn, MJ
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2004, 12 (05) : 511 - 521
  • [7] A novel IEEE rounding algorithm for high-speed floating-point multipliers
    Gok, Mustafa
    INTEGRATION-THE VLSI JOURNAL, 2007, 40 (04) : 549 - 560
  • [8] Direct Alignment algorithm for high-speed floating-point adder design
    Wang, HX
    Han, CD
    COMPUTER APPLICATIONS IN INDUSTRY AND ENGINEERING, 2003, : 272 - 275
  • [9] HIGH-SPEED NORMALIZATION AND ROUNDING CIRCUITS FOR PIPELINED FLOATING-POINT PROCESSORS
    CHANG, TL
    FISHER, PD
    IEEE TRANSACTIONS ON ACOUSTICS SPEECH AND SIGNAL PROCESSING, 1983, 31 (06): : 1403 - 1408
  • [10] ESBMC: Scalable and Precise Test Generation based on the Floating-Point Theory (Competition Contribution)
    Gadelha, Mikhail R.
    Menezes, Rafael
    Monteiro, Felipe R.
    Cordeiro, Lucas C.
    Nicole, Denis
    FUNDAMENTAL APPROACHES TO SOFTWARE ENGINEERING (FASE 2020), 2020, 12076 : 525 - 529