Static Noise Margin and Power Dissipation Analysis of various SRAM Topologies

被引:0
|
作者
Mishra, Prajna [1 ]
John, Eugene [1 ]
Lin, Wei-Ming [1 ]
机构
[1] Univ Texas San Antonio, Dept Elect & Comp Engn, San Antonio, TX 78249 USA
关键词
CELL;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper we analyze and compare 8 different SRAM cell topologies that are suitable for low power embedded memory design in terms of power consumption, area, static noise margin (SNM) and read and write delays, which are the basic parameters affecting the performance of an SRAM cell. The circuit simulation and analysis were carried out using HSPICE for 45 nm technology node. The SNM of each cell is examined analytically using SLL (Seevinck, List and Lohstroh) method. Throughout the design and analysis VDD is kept at 1.2V. For the determination of Read and Write Margin of SRAM cells, the cell ratio is kept at 3 and the pull up ratio is kept at 2 throughout the design. Our results will enable memory circuit designers to choose the appropriate SRAM cell for the required SNM and power consumption.
引用
收藏
页码:469 / 472
页数:4
相关论文
共 50 条
  • [31] Statistical Modeling of Read Static Noise Margin for 6-transistor SRAM cell
    Bang, Byeong-Jun
    Kwon, Hyunjeong
    Kim, Young Hwan
    Cho, Kyoungrok
    Kim, Hi-Seok
    2019 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2019,
  • [32] Low Power SRAM Cell with Reduced Write PDP and Enhanced Noise Margin
    Yadav, Arjun Singh
    Nakhate, Sangeeta
    PROCEEDINGS OF THE FIRST IEEE INTERNATIONAL CONFERENCE ON POWER ELECTRONICS, INTELLIGENT CONTROL AND ENERGY SYSTEMS (ICPEICES 2016), 2016,
  • [33] Noise Margin, Critical Charge and Power-Delay Tradeoffs for SRAM Design
    Rajendran, Aravind
    Shiyanovskii, Yuriy
    Wolff, Frank
    Papachristou, Chris
    2011 IEEE 17TH INTERNATIONAL ON-LINE TESTING SYMPOSIUM (IOLTS), 2011,
  • [34] Enhancing Static Noise Margin While Reducing Power Consumption
    Beg, Azam
    Elchouemi, Amr
    2013 IEEE 56TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2013, : 348 - 351
  • [35] Analyzing static noise margin for sub-threshold SRAM in 65nm CMOS
    Calhoun, BH
    Chandrakasan, A
    ESSCIRC 2005: PROCEEDINGS OF THE 31ST EUROPEAN SOLID-STATE CIRCUITS CONFERENCE, 2005, : 363 - 366
  • [36] Static noise margin variation for sub-threshold SRAM in 65-nm CMOS
    Calhoun, Benton H.
    Chandrakasan, Anantha P.
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2006, 41 (07) : 1673 - 1679
  • [37] One-Sided Static Noise Margin and Gaussian-Tail-Fitting Method for SRAM
    Jeong, Hanwool
    Yang, Younghwi
    Lee, Junha
    Kim, Jisu
    Jung, Seong-Ook
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2014, 22 (06) : 1262 - 1269
  • [38] Static noise margin and power-gating efficiency of a new nonvolatile SRAM cell based on pseudo-spin-transistor architecture
    Shuto, Yusuke
    Yamamoto, Shuu'ichirou
    Sugahara, Satoshi
    2012 4TH IEEE INTERNATIONAL MEMORY WORKSHOP (IMW), 2012,
  • [39] Direct measurement and analysis of total ionizing dose effect on 130 nm PD SOI SRAM cell static noise margin
    Zheng, Qiwen
    Cui, Jiangwei
    Liu, Mengxin
    Su, Dandan
    Zhou, Hang
    Ma, Teng
    Yu, Xuefeng
    Lu, Wu
    Guo, Qi
    Zhao, Fazhan
    CHINESE PHYSICS B, 2017, 26 (09)
  • [40] Direct measurement and analysis of total ionizing dose effect on 130 nm PD SOI SRAM cell static noise margin
    郑齐文
    崔江维
    刘梦新
    苏丹丹
    周航
    马腾
    余学峰
    陆妩
    郭旗
    赵发展
    Chinese Physics B, 2017, (09) : 339 - 344