Simplified Log-MAP Algorithm for Very Low-Complexity Turbo Decoder Hardware Architectures

被引:13
|
作者
Martina, Maurizio [1 ]
Papaharalabos, Stylianos [2 ]
Mathiopoulos, P. Takis [2 ,3 ]
Masera, Guido [1 ]
机构
[1] Politecn Torino, Dipartimento Elettron & Telecomunicaz, I-10129 Turin, Italy
[2] Natl Observ Athens, Inst Astron Astrophys Space Applicat & Remote Sen, Athens 15236, Greece
[3] Natl & Kapodestrian Univ Athens, Dept Informat & Telecommun, Athens 15784, Greece
关键词
Digital circuit; logarithmic maximum a posteriori (Log-MAP); Max-Log-MAP; turbo codes; IMPLEMENTATION; CODES;
D O I
10.1109/TIM.2013.2281554
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Motivated by the importance of hardware implementation in practical turbo decoders, a simplified, yet effective, n-input max* approximation algorithm is proposed with the aim being its efficient implementation for very low-complexity turbo decoder hardware architectures. The simplification is obtained using an appropriate digital circuit for finding the first two maximum values in a set of n data that embeds the computation of a correction term. Various implementation results show that the proposed architecture is simpler by 30%, on average, than the constant logarithmic-maximum a posteriori (Log-MAP) one, in terms of chip area with the same delay. This comes at the expense of very small performance degradation, in the order of 0.1 dB for up to moderate bit error rates, e. g., 10(-5), assuming binary turbo codes. However, when applying scaling to the extrinsic information, the proposed algorithm achieves almost identical Log-MAP turbo code performance for both binary and double-binary turbo codes, without increasing noticeably the implementation complexity.
引用
收藏
页码:531 / 537
页数:7
相关论文
共 50 条
  • [21] High Throughput Stochastic Log-MAP Turbo-Decoder Based on Low Bits Computation
    Chen, Jienan
    Hu, Jianhao
    IEEE SIGNAL PROCESSING LETTERS, 2013, 20 (11) : 1098 - 1101
  • [22] Improvement of Turbo Code's Log-MAP decoding algorithm
    Shen Min
    Li Xuan-jie
    Global Mobile Congress 2005, 2005, : 598 - 601
  • [23] Simplification of log-MAP algorithm used for turbo iterative decoding
    Liu, Donghua
    Tang, Chaojing
    Dianzi Yu Xinxi Xuebao/Journal of Electronics and Information Technology, 2001, 23 (12):
  • [24] An LTE reconfigurable SOVA/log-MAP turbo decoder for uncorrelated Rayleigh fading
    Chaikalis, Costas
    Liolios, Charalampos
    Vlachos, Vasileios
    2015 INTERNATIONAL CONFERENCE ON COMPUTER, INFORMATION AND TELECOMMUNICATION SYSTEMS (CITS), 2015,
  • [25] Energy efficient architectures for the Log-MAP decoder through intelligent memory usage
    Atluri, I
    Kumaraswamy, AK
    Chouliaras, VA
    IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI, PROCEEDINGS: NEW FRONTIERS IN VLSI DESIGN, 2005, : 263 - 265
  • [26] Implementation of an improved reconfigurable SOVA/log-MAP turbo decoder in 3GPP
    Chaikalis, C
    Noras, JM
    THIRD INTERNATIONAL CONFERENCE ON 3G MOBILE COMMUNICATION TECHNOLOGIES, 2002, (489): : 146 - 150
  • [27] A new iterative channel estimator for the log-MAP & max-log-MAP turbo decoder in Rayleigh fading channel
    Ang, WP
    Garg, HK
    GLOBECOM '01: IEEE GLOBAL TELECOMMUNICATIONS CONFERENCE, VOLS 1-6, 2001, : 3252 - 3256
  • [28] A High-Troughput Radix-4 Log-MAP Decoder With Low Complexity LLR Architecture
    Chuang, Hsiang-Tsung
    Tseng, Kai-Hsin
    Fang, Wai-Chi
    2009 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), PROCEEDINGS OF TECHNICAL PROGRAM, 2009, : 231 - 234
  • [29] NOVEL LOW-COMPLEXITY DECODER FOR TURBO-CODES
    JUNG, P
    ELECTRONICS LETTERS, 1995, 31 (02) : 86 - 87
  • [30] Low hardware complexity parallel turbo decoder architecture
    Wang, ZF
    Tang, YY
    Wang, Y
    PROCEEDINGS OF THE 2003 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL II: COMMUNICATIONS-MULTIMEDIA SYSTEMS & APPLICATIONS, 2003, : 53 - 56