A time-interleaved continuous-time ΔΣ modulator with 20-MHz signal bandwidth

被引:26
|
作者
Caldwell, Trevor C. [1 ]
Johns, David A. [1 ]
机构
[1] Univ Toronto, Dept Elect & Comp Engn, Toronto, ON M5S 3G4, Canada
关键词
analog-to-digital conversion; continuous-time; delta-sigma modulation; oversampling; time-interleaving;
D O I
10.1109/JSSC.2006.873889
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents the first implementation results for a time-interleaved continuous-time 0 E modulator. The derivation of the time-interleaved continuous-time DE modulator from a discrete-time 0 E modulator is presented. With various simplifications, the resulting modulator has only a single path of integrators, making it robust to DC offsets. A time-interleaved by 2 continuous-time third-order low-pass DE modulator is designed in a 0.18-mu m CMOS technology with an oversampling ratio of 5 at sampling frequencies of 100 and 200 MHz. Experimental results show that a signal-to-noise-plus-distortion ratio (SNDR) of 57 dB and a dynamic range of 60 dB are obtained with an input bandwidth of 10 MHz, and an SNDR of 49 dB with a dynamic range of 55 dB is attained with an input bandwidth of 20 MHz. The power consumption is 101 and 103 mW, respectively.
引用
收藏
页码:1578 / 1588
页数:11
相关论文
共 50 条
  • [41] A CMOS implementation of time-interleaved high-pass ΔΣ modulator
    Nguyen, Van Tam
    Loumeau, Patrick
    Naviner, Jean-Francois
    2006 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, PROCEEDINGS, 2006, : 5387 - +
  • [42] A Continuous-time ΔΣ Modulator with 87 dB Dynamic Range in a 2 MHz Signal Bandwidth Using a Switched-Capacitor Return-to-Zero DAC
    Nandi, Timir
    Boominathan, Karthikeya
    Pavan, Shanthi
    2012 IEEE CUSTOM INTEGRATED CIRCUITS CONFERENCE (CICC), 2012,
  • [43] A novel two-channel continuous-time time-interleaved 3rd-order sigma-delta modulator with integrator-sharing topology
    Talebzadeh, Jafar
    Kale, Izzet
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2018, 95 (03) : 375 - 385
  • [44] A novel two-channel continuous-time time-interleaved 3rd-order sigma-delta modulator with integrator-sharing topology
    Jafar Talebzadeh
    Izzet Kale
    Analog Integrated Circuits and Signal Processing, 2018, 95 : 375 - 385
  • [45] Continuous-time ΔΣ modulator having time-interleaved switched-capacitor brief-return-to-zero DAC with first-order jitter noise shaping
    Choi, M. -Y.
    Roh, H. -D.
    Lee, M. -J.
    Kwon, S.
    Lee, Y. -H.
    Park, H. -J.
    Kong, B. -S.
    ELECTRONICS LETTERS, 2016, 52 (11) : 910 - U220
  • [46] A Scalable Bandwidth Mismatch Calibration Technique for Time-Interleaved ADCs
    Park, Yunsoo
    Kim, Jintae
    Kim, Chulwoo
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2016, 63 (11) : 1889 - 1897
  • [47] Subsampling Models of Bandwidth Mismatch for Time-Interleaved Converter Calibration
    Monsurro, Pietro
    Trifiletti, Alessandro
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2015, 62 (10) : 957 - 961
  • [48] A signal reconstruction method for time-interleaved ADC converters
    Xu, Q. (276575180@qq.com), 1600, Binary Information Press, Flat F 8th Floor, Block 3, Tanner Garden, 18 Tanner Road, Hong Kong (11):
  • [49] DSO-based Signal Reconstruction Of Time-interleaved
    Hu Lidan
    Wang Zibin
    Jin Wei
    2008 INTERNATIONAL CONFERENCE ON COMMUNICATIONS, CIRCUITS AND SYSTEMS PROCEEDINGS, VOLS 1 AND 2, 2008, : 944 - 947
  • [50] Efficient Signal Reconstruction Scheme for Time-Interleaved ADCs
    Kalidas, Anu
    Pillai, Muralidharan
    Johansson, Hakan
    2012 IEEE 10TH INTERNATIONAL NEW CIRCUITS AND SYSTEMS CONFERENCE (NEWCAS), 2012, : 357 - 360