A time-interleaved continuous-time ΔΣ modulator with 20-MHz signal bandwidth

被引:26
|
作者
Caldwell, Trevor C. [1 ]
Johns, David A. [1 ]
机构
[1] Univ Toronto, Dept Elect & Comp Engn, Toronto, ON M5S 3G4, Canada
关键词
analog-to-digital conversion; continuous-time; delta-sigma modulation; oversampling; time-interleaving;
D O I
10.1109/JSSC.2006.873889
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents the first implementation results for a time-interleaved continuous-time 0 E modulator. The derivation of the time-interleaved continuous-time DE modulator from a discrete-time 0 E modulator is presented. With various simplifications, the resulting modulator has only a single path of integrators, making it robust to DC offsets. A time-interleaved by 2 continuous-time third-order low-pass DE modulator is designed in a 0.18-mu m CMOS technology with an oversampling ratio of 5 at sampling frequencies of 100 and 200 MHz. Experimental results show that a signal-to-noise-plus-distortion ratio (SNDR) of 57 dB and a dynamic range of 60 dB are obtained with an input bandwidth of 10 MHz, and an SNDR of 49 dB with a dynamic range of 55 dB is attained with an input bandwidth of 20 MHz. The power consumption is 101 and 103 mW, respectively.
引用
收藏
页码:1578 / 1588
页数:11
相关论文
共 50 条