Transmission gate-based 9T SRAM cell for variation resilient low power and reliable internet of things applications

被引:31
|
作者
Pal, Soumitra [1 ]
Gupta, Vivek [2 ]
Ki, Wing Hung [1 ]
Islam, Aminul [2 ]
机构
[1] Hong Kong Univ Sci & Technol, Dept Elect & Comp Engn, Clear Water Bay, Hong Kong, Peoples R China
[2] Birla Inst Technol, Dept Elect & Commun Engn, Ranchi 835215, Jharkhand, India
关键词
CMOS memory circuits; leakage currents; SRAM chips; low-power electronics; Internet of Things; transmission gate-based 9T SRAM; SRAM cell; variation resilient low power; principal design metrics; voltage scaling; conventional 6T SRAM; power dissipation; power consumption; static random-access memory cell; nanometre technology nodes; data stability; deep-subthreshold regime; read decoupling; complementary metal oxide semiconductor model; size; 16; nm; NEGATIVE BIT-LINE; SUBTHRESHOLD SRAM; NOISE MARGIN; WRITE OPERATION; DESIGN; SCHEME; READ; FINFET; ARRAY;
D O I
10.1049/iet-cds.2018.5283
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Higher variation resilience, lower power consumption, and higher reliability are the three principal design metrics for designing a static random-access memory (SRAM) cell. The most intuitive way to achieve lower power consumption is voltage scaling. However, voltage scaling at nanometre technology nodes leads to degradation in the robustness of the SRAM cell and decreased data stability. It is proved that conventional 6T SRAM fails to maintain its stability in scaled technology, particularly in the deep-subthreshold regime. Furthermore, SRAM cells utilising techniques such as read decoupling, for achieving reliable read operation, tend to increase leakage current resulting in higher hold power, which contributes a major portion to the total power consumption in modern internet of things devices. To cater to the requirements of higher robustness and lower hold power dissipation, a transmission gate-based 9T SRAM is proposed, which achieves these requirements at the cost of slightly higher read and write access time. The simulations are performed utilising a 16-nm complementary metal oxide semiconductor model.
引用
收藏
页码:584 / 595
页数:12
相关论文
共 50 条
  • [31] A Disturb-Free Subthreshold 9T SRAM Cell With Improved Performance and Variation Tolerance
    Lu, Chien-Yu
    Chuang, Ching-Te
    [J]. 2013 IEEE 26TH INTERNATIONAL SOC CONFERENCE (SOCC), 2013, : 325 - 329
  • [32] CNFET Based Ultra-Low-Power Schmitt Trigger SRAM for Internet of Things (IoT) Applications
    Abhay, S., V
    Vidhyadharan, Sanjay
    [J]. WIRELESS PERSONAL COMMUNICATIONS, 2022, 123 (01) : 357 - 373
  • [33] CNFET Based Ultra-Low-Power Schmitt Trigger SRAM for Internet of Things (IoT) Applications
    S. V. Abhay
    Sanjay Vidhyadharan
    [J]. Wireless Personal Communications, 2022, 123 : 357 - 373
  • [34] A highly stable reliable SRAM cell design for low power applications
    Pal, Soumitra
    Bose, Subhankar
    Ki, Wing-Hung
    Islam, Aminul
    [J]. MICROELECTRONICS RELIABILITY, 2020, 105
  • [35] Variation-resilient CNFET-based 8T SRAM cell for ultra-low-power Application
    Arif, Shahnawaz
    Pal, Soumitra
    [J]. 2015 INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING AND COMMUNICATION ENGINEERING SYSTEMS (SPACES), 2015, : 147 - 151
  • [36] Design Of A Low-Power Average-8T SRAM Cell Using Transmission Gate
    Vinitha, N.
    Kavitha, K. R.
    [J]. 2017 THIRD INTERNATIONAL CONFERENCE ON SCIENCE TECHNOLOGY ENGINEERING & MANAGEMENT (ICONSTEM), 2017, : 884 - 888
  • [37] A low-leakage single-bitline 9T SRAM cell with read-disturbance removal and high writability for low-power biomedical applications
    Abbasian, Erfan
    Gholipour, Morteza
    [J]. INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2022, 50 (05) : 1537 - 1556
  • [38] FinFET-based Variation Resilient 8T SRAM Cell
    Islam, Aminul
    Hasan, Mohd.
    [J]. 2012 ANNUAL IEEE INDIA CONFERENCE (INDICON), 2012, : 121 - 125
  • [39] 9T fast-write SRAM bit cell with no conflicts for ultra-low voltage
    Jiang, Chenjie
    Wen, Junqi
    Meng, Siyu
    Fu, Kepu
    Xia, Changquan
    Chen, Haitao
    Qian, Qinyu
    Cheng, Liwen
    [J]. ELECTRONICS LETTERS, 2024, 60 (17)
  • [40] Reliable high-yield CNTFET-based 9T SRAM operating near threshold voltage region
    Patel, Pramod Kumar
    Malik, M. M.
    Gupta, Tarun K.
    [J]. JOURNAL OF COMPUTATIONAL ELECTRONICS, 2018, 17 (02) : 774 - 783