Interpolation based Direct Digital Frequency Synthesis for wireless communications

被引:0
|
作者
Eltawil, AM [1 ]
Daneshrad, B [1 ]
机构
[1] Univ Calif Los Angeles, Dept Elect Engn, Wireless Integrated Syst Lab, Los Angeles, CA 90095 USA
关键词
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, a compact architecture for direct digital frequency synthesis (DDFS) is presented. It uses a smaller lookup table for sine and cosine functions compared to existing architectures, with minimal hardware overhead. The computation of the sinusoidal values is performed by a parabolic interpolation structure, thus only interpolation coefficients need to be stored in the Read-Only Memory (ROM). A DDFS with 64 dBc SFDR, 10-bit output resolution and 32 bit phase accumulator requires only 104 bits of ROM storage. The ROM size is consistently less than 1 Kbits for SFDR up to 85 dBc.
引用
收藏
页码:73 / 77
页数:3
相关论文
共 50 条
  • [21] Frequency Stability Improvement in Direct Digital Frequency Synthesis
    Stofanik, Vladimr
    Balaz, Igor
    RADIOENGINEERING, 2004, 13 (02) : 17 - 19
  • [22] Direct digital frequency synthesizer with multi-stage linear interpolation
    Hikawa, H
    2004 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 4, PROCEEDINGS, 2004, : 233 - 236
  • [23] A HIGH ACCURATE SIGNAL GENERATOR BASED ON DIRECT DIGITAL FREQUENCY SYNTHESIS
    Lan, Jiang
    Zhang, Zhonghua
    Li, Zhengkun
    2010 CONFERENCE ON PRECISION ELECTROMAGNETIC MEASUREMENTS CPEM, 2010, : 484 - +
  • [24] RNS-BASED ENHANCEMENTS FOR DIRECT DIGITAL FREQUENCY-SYNTHESIS
    CHREN, WA
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING, 1995, 42 (08): : 516 - 524
  • [25] Interpolation-based digital quadrature frequency synthesizer
    Larson, R
    Lu, SL
    13TH ANNUAL IEEE INTERNATIONAL ASIC/SOC CONFERENCE, PROCEEDINGS, 2000, : 48 - 52
  • [26] A 1GHz direct digital frequency synthesizer based on the quasi-linear interpolation method
    Ashrafi, Ashkan
    Milenkovic, Aleksandar
    Adhami, Reza
    2007 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, 2007, : 2766 - 2769
  • [27] A 0.8–4.2 GHz monolithic all-digital PLL based frequency synthesizer for wireless communications
    赵远新
    高源培
    李巍
    李宁
    任俊彦
    Journal of Semiconductors, 2015, (01) : 129 - 143
  • [28] A 0.8–4.2 GHz monolithic all-digital PLL based frequency synthesizer for wireless communications
    赵远新
    高源培
    李巍
    李宁
    任俊彦
    Journal of Semiconductors, 2015, 36 (01) : 129 - 143
  • [29] Trends in digital wireless communications
    Lyon, DL
    1996 54TH ANNUAL DEVICE RESEARCH CONFERENCE DIGEST, 1996, : 4 - 5
  • [30] Low-Noise Hybrid Frequency Synthesizers Based on Direct Digital and Direct Analog Synthesis
    V. V. Romashov
    K. A. Yakimenko
    A. N. Doktorov
    L. V. Romashova
    Measurement Techniques, 2020, 63 : 308 - 313