Asymmetric Underlapped FinFETs for Near- and Super-Threshold Logic at Sub-10nm Technology Nodes

被引:1
|
作者
Goud, A. Arun [1 ]
Venkatesan, Rangharajan [2 ]
Raghunathan, Anand [3 ]
Roy, Kaushik [3 ]
机构
[1] GLOBALFOUNDRIES Inc, 2600 Great Amer Way, Santa Clara, CA 95054 USA
[2] NVIDIA Corp, 2701 San Tomas Expressway, Santa Clara, CA 95050 USA
[3] Purdue Univ, Sch Elect & Comp Engn, 465 Northeastern Ave, W Lafayette, IN 47907 USA
关键词
Asymmetric underlap; direct source to drain tunneling; short channel effects; leakage; optimization; quantum simulation; near-threshold; super-threshold; LEON3; processor; DIRECT TUNNELING CURRENT; EFFECTIVE-MASS; DOUBLE-GATE; DEVICES; OPTIMIZATION; PERFORMANCE; DESIGN; FIELD; GIDL;
D O I
10.1145/2967615
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Extending double-gate FinFET scaling to sub-10nm technology regime requires device-engineering techniques for countering the rise of direct source to drain tunneling (DSDT), edge direct tunneling (EDT) and short channel effects (SCE) that degrade FinFET I-V characteristics. Symmetric underlap is effective for eliminating EDT, diminishing DSDT, and lowering the fringe component of gate capacitance. However, excessive symmetric underlap also lowers the on-current, which is mainly due to thermionic emission. In this work, it is demonstrated that at sub-10nm node, asymmetric underlapped FinFETs with slightly longer underlap toward drain side than source side are superior to symmetric underlapped FinFETs due to further improvement in I-on/I-off and reduction in gate-to-drain capacitance. Using quantum mechanical device simulations, FinFETs with various degrees of underlap have been analyzed for improvement in I-V characteristics. A FinFET model for circuit simulations has been constructed that captures the major sub-10nm leakage components, namely, thermionic emission, DSDT, EDT, direct gate oxide tunneling and its associated components. By simulating a 10-stage NAND circuit and a LEON3 processor with interconnect parasitics using these devices, it is shown that asymmetric underlap instead of symmetric underlap in sub-10nm FinFETs can offer lower energy consumption with improved performance for near-threshold logic and higher energy-efficiency for super-threshold logic operation.
引用
收藏
页数:22
相关论文
共 11 条
  • [1] Design Space Exploration of FinFETs in Sub-10nm Technologies for Energy-Efficient Near-Threshold Circuits
    Gupta, Sumeet Kumar
    Cho, Woo-Suhl
    Goud, A. Arun
    Yogendra, Karthik
    Roy, Kaushik
    [J]. 2013 71ST ANNUAL DEVICE RESEARCH CONFERENCE (DRC), 2013, : 117 - 118
  • [2] Reassessing InGaAs for Logic: Mobility Extraction in sub-10nm Fin-Width FinFETs
    Cai, Xiaowei
    Vardi, Alan
    Grajal, Jesus
    del Alamo, Jesus A.
    [J]. 2019 SYMPOSIUM ON VLSI TECHNOLOGY, 2019, : T246 - T247
  • [3] Reconfigurable Gates with Sub-10nm Ambipolar SB-FinFETs for Logic Locking & Obfuscation
    Canan, Talha Furkan
    Kaya, Savas
    Chenji, Harsha
    Karanth, Avinash
    [J]. 2020 IEEE 63RD INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2020, : 953 - 956
  • [4] Will Self-heating be Seriously Problematic in Sub-10nm Technology Nodes ?
    Zhao, Yi
    Qu, Yiming
    Chen, Bing
    [J]. 2018 IEEE SOI-3D-SUBTHRESHOLD MICROELECTRONICS TECHNOLOGY UNIFIED CONFERENCE (S3S), 2018,
  • [5] Ultra-Compact sub-10nm Logic Circuits Based on Ambipolar SB-FinFETs
    Canan, Talha Furkan
    Kaya, Savas
    Kodi, Avinash
    Xin, Hao
    Louri, Ahmed
    [J]. 2017 IEEE 60TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2017, : 100 - 103
  • [6] 5nm FinFET Standard Cell Library Optimization and Circuit Synthesis in Near- and Super-Threshold Voltage Regimes
    Xie, Qing
    Lin, Xue
    Wang, Yanzhi
    Dousti, Mohammad Javad
    Shafaei, Alireza
    Ghasemi-Gol, Majid
    Pedram, Massoud
    [J]. 2014 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI (ISVLSI), 2014, : 425 - 430
  • [7] 7nm FinFET Standard Cell Layout Characterization and Power Density Prediction in Near- and Super-Threshold Voltage Regimes
    Cui, Tiansong
    Xie, Qing
    Wang, Yanzhi
    Nazarian, Shahin
    Pedram, Massoud
    [J]. 2014 INTERNATIONAL GREEN COMPUTING CONFERENCE (IGCC), 2014,
  • [8] Early Diagnosis and Prediction of Wafer Quality Using Machine Learning on sub-10nm Logic Technology
    Ko, Heung-Kook
    Park, Sena
    Ryu, Jihyun
    Kim, Sung Ryul
    Lee, Giwon
    Lee, Dongjoon
    Pae, Sangwoo
    Lee, Euncheol
    Ji, Yongsun
    Jiang, Hia
    Jeong, TaeYoung
    Uemura, Taiki
    Kwon, Dongkyun
    Do, Hyungrok
    Kahng, Hyungu
    Cho, Yoon Sang
    Lee, Jiyoon
    Kim, Seoung Bum
    [J]. 2020 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM (IRPS), 2020,
  • [9] Asymmetric Underlapped Sub-10-nm n-FinFETs for High-Speed and Low-Leakage 6T SRAMs
    Akkala, Arun Goud
    Venkatesan, Rangharajan
    Raghunathan, Anand
    Roy, Kaushik
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2016, 63 (03) : 1034 - 1040
  • [10] Novel IR/EM-Aware Power Grid Design and Analysis Methodologies for Optimal PPA at Sub-10nm Technology Nodes
    Miller, Grant
    Jain, Saurabh
    Kelgeri, Santosh
    Ranganathan, Pranav
    Ceyhan, Ahmet
    [J]. IITC2021: 2021 IEEE INTERNATIONAL INTERCONNECT TECHNOLOGY CONFERENCE (IITC), 2021,