Effects of Heterostructure Design on Performance for Low Voltage GaN Power HEMTs

被引:6
|
作者
Binder, Andrew [1 ]
Khan, Sakeenah [1 ]
Yang, Wen [1 ]
Yuan, Jiann-Shiun [1 ]
Krishnan, Balakrishnan [2 ]
Shea, Patrick M. [3 ]
机构
[1] Univ Cent Florida, Dept Elect & Comp Engn, Orlando, FL 32816 USA
[2] BRIDG, Neocity, FL 34744 USA
[3] Intersil Corp, Palm Bay, FL 32905 USA
关键词
BREAKDOWN VOLTAGE; FIELD-PLATE; LAYER THICKNESS; LEAKAGE-CURRENT; ALGAN/GAN;
D O I
10.1149/2.0141902jss
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
This paper presents a fabless design approach focusing on the impact of heterostructure design on the performance of low voltage GaN power HEMTs. Compared to the standard high voltage design process, low voltage design (<100 V) comes with a unique set of challenges especially concerning breakdown rules. Low voltage simulations reveal less dependence on vertical leakage current and substrate breakdown compared to high voltage designs, and more reliance on buffer leakage and punch-through as the dominant factors leading to breakdown. To analyze the impact of heterostructure design on the device performance, optimization curves are presented for breakdown voltage, on-state resistance, and gate charge. Simulations are performed in Sentaurus TCAD and correlated to known existing experimental results where possible. Trends are presented for the optimization of the channel layer thickness, barrier layer thickness and molar fraction, and impact of an AlN interlayer. (C) 2019 The Electrochemical Society.
引用
收藏
页码:Q15 / Q23
页数:9
相关论文
共 50 条
  • [1] Fabless design approach for lateral optimization of low voltage GaN power HEMTs
    Binder, Andrew
    Yuan, Jiann-Shiun
    Krishnan, Balakrishnan
    Shea, Patrick M.
    SUPERLATTICES AND MICROSTRUCTURES, 2018, 121 : 92 - 106
  • [2] GaN HEMTs Power Module Package Design and Performance Evaluation
    Ho, Chung-Hsiang
    Chou, Po-Chien
    Cheng, Stone
    2013 25TH INTERNATIONAL SYMPOSIUM ON POWER SEMICONDUCTOR DEVICES AND ICS (ISPSD), 2013, : 297 - 299
  • [3] GaN HEMTs Power Module Package Design and Performance Evaluation
    Ho, Chung-Hsiang
    Chou, Po-Chien
    Cheng, Stone
    2013 IEEE 10TH INTERNATIONAL CONFERENCE ON POWER ELECTRONICS AND DRIVE SYSTEMS (IEEE PEDS 2013), 2013, : 96 - 98
  • [4] Dynamic Breakdown Voltage of GaN Power HEMTs
    Zhang, R.
    Kozak, J. P.
    Song, Q.
    Xiao, M.
    Liu, J.
    Zhang, Y.
    2020 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2020,
  • [5] Trapping effects and microwave power performance in AlGaN/GaN HEMTs
    Binari, SC
    Ikossi, K
    Roussos, JA
    Kruppa, W
    Park, D
    Dietrich, HB
    Koleske, DD
    Wickenden, AE
    Henry, RL
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2001, 48 (03) : 465 - 471
  • [6] Impact of the substrate and buffer design on the performance of GaN on Si power HEMTs
    Borga, M.
    Meneghini, M.
    Stoffels, S.
    Van Hove, M.
    Zhao, M.
    Li, X.
    Decoutere, S.
    Zanoni, E.
    Meneghesso, G.
    MICROELECTRONICS RELIABILITY, 2018, 88-90 : 584 - 588
  • [7] Analysis of Low Voltage RF Power Capability on AlGaN/GaN and InAlN/GaN HEMTs for Terminal Applications
    Zhou, Yuwei
    Zhu, Jiejie
    Mi, Minhan
    Zhang, Meng
    Wang, Pengfei
    Han, Yutong
    Wu, Sheng
    Liu, Jielong
    Zhu, Qing
    Chen, Yilin
    Hou, Bin
    Ma, Xiaohua
    Hao, Yue
    IEEE JOURNAL OF THE ELECTRON DEVICES SOCIETY, 2021, 9 (09): : 756 - 762
  • [8] Quantifying Dynamic On-State Resistance of GaN HEMTs for Power Converter Design via a Survey of Low and High Voltage Devices
    Foulkes, Thomas
    Modeer, Tomas
    Pilawa-Podgurski, Robert C. N.
    IEEE JOURNAL OF EMERGING AND SELECTED TOPICS IN POWER ELECTRONICS, 2021, 9 (04) : 4036 - 4049
  • [9] Performance evaluation of channel length downscaling of various high voltage AlGaN/GaN power HEMTs
    Guo, Zhibo
    Chow, T. Paul
    PHYSICA STATUS SOLIDI A-APPLICATIONS AND MATERIALS SCIENCE, 2015, 212 (05): : 1137 - 1144
  • [10] Threshold Voltage Instability Measurement Circuit for Power GaN HEMTs Devices
    Kumar, Rustam
    Samanta, Suvendu
    Wu, Tian-Li
    IEEE TRANSACTIONS ON POWER ELECTRONICS, 2023, 38 (06) : 6891 - 6896