Automatic Test Pattern Generation for timing verification and delay testing of RSFQ circuits

被引:0
|
作者
Wang, Fangzhou [1 ]
Gupta, Sandeep [1 ]
机构
[1] Univ Southern Calif, Dept Elect Engn, Los Angeles, CA 90089 USA
关键词
Superconducting devices; Josephson Junctions (J[!text type='Js']Js[!/text]); Rapid Single-flux-Quantum (RSFQ); process variation; single-pattern delay test; Automatic Test Pattern Generation (ATPG);
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Rapid Single Quantum Flux (RSFQ) logic, based on Josephson Junctions (JJs), is seeing a resurgence as a way for providing high performance in the era beyond the end of physical scaling of CMOS. Since it uses fabrication processes with large feature sizes, the defect density for RSFQ is dramatically lower than its CMOS counterpart. Hence, process variations and other RSFQ-specific non-idealities become the major causes of chip failures. Because of the nature of its quantized pulse-based operation, even highly-distorted pulses are interpreted logically correctly by cells, but the timings is affected. Therefore, timing verification and delay testing increase in importance in RSFQ. In this paper, we address several radically new phenomena in RSFQ technology, especially the existence of single-pattern delay tests and the need to propagate delayed values via multiple pipeline stages. We then characterize cells under process variations and identify delay excitation conditions, sensitization conditions, and conditions for propagation of the logic errors caused by process variations. We then propose a completely new ATPG paradigm which utilizes these new phenomena to select target delay sub-paths and generate test patterns that are guaranteed to excite the worst-case delay along each target delay sub-path. Finally, we present Monte Carlo simulation results for benchmark circuits with process variations to demonstrate the effectiveness of the vectors generated by our new ATPG.
引用
收藏
页数:6
相关论文
共 50 条
  • [31] LDS-ATPG - AN AUTOMATIC TEST PATTERN GENERATION SYSTEM FOR COMBINATIONAL VLSI CIRCUITS
    JIANG, SC
    LEE, CL
    SHEN, WZ
    CHEN, JE
    WU, CP
    [J]. 1989 INTERNATIONAL SYMPOSIUM ON VLSI TECHNOLOGY, SYSTEMS AND APPLICATIONS: PROCEEDINGS OF TECHNICAL PAPERS, 1989, : 159 - 161
  • [32] Efficient delay test generation for modular circuits
    Ravikumar, CP
    Agrawal, N
    Agarwal, P
    [J]. SIXTH GREAT LAKES SYMPOSIUM ON VLSI, PROCEEDINGS, 1996, : 220 - 225
  • [33] A SAT Based Test Generation Method for Delay Fault Testing of Macro Based Circuits
    Mele, Santino
    Favalli, Michele
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2011, 30 (04) : 631 - 635
  • [34] Pattern Generation for Efficient Acceptability Verification of Approximate Circuits
    Chao, Wei-Ji
    Kourfali, Alexandra
    Lylina, Natalia
    Wu, Jun-Tsung
    Yang, Jing-An
    Wang, Chih-Hao
    Hsieh, Tong-Yu
    Wunderlich, Hans-Joachim
    [J]. 2024 INTERNATIONAL VLSI SYMPOSIUM ON TECHNOLOGY, SYSTEMS AND APPLICATIONS, VLSI TSA, 2024,
  • [35] Automatic Verification of Test Oracles In Functional Testing
    Monisha, T. R.
    Chamundeswari, A.
    [J]. 2013 FOURTH INTERNATIONAL CONFERENCE ON COMPUTING, COMMUNICATIONS AND NETWORKING TECHNOLOGIES (ICCCNT), 2013,
  • [36] Automatic test pattern generation with BOA
    Gravagnoli, Tiziana
    Ferrandi, Fabrizio
    Lanzi, Pier Luca
    Sciuto, Donatella
    [J]. PARALLEL PROBLEM SOLVING FROM NATURE - PPSN IX, PROCEEDINGS, 2006, 4193 : 423 - 432
  • [37] ALGORITHMS FOR AUTOMATIC TEST PATTERN GENERATION
    KIRKLAND, T
    MERCER, MR
    [J]. IEEE DESIGN & TEST OF COMPUTERS, 1988, 5 (03): : 43 - 55
  • [38] Automatic Test Pattern Generation Through Boolean Satisfiability for Testing Bridging Faults
    Mokhtarnia, Hossein
    Borujeni, Shahram Etemadi
    Ehsani, Mohammad Saeed
    [J]. JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2019, 28 (14)
  • [39] Automatic test generation algorithms for analogue circuits
    Soma, M
    [J]. IEE PROCEEDINGS-CIRCUITS DEVICES AND SYSTEMS, 1996, 143 (06): : 366 - 373
  • [40] qATG: Automatic Test Generation for Quantum Circuits
    Wu, Chen-Hung
    Hsieh, Cheng-Yun
    Li, Jiun-Yun
    Li, James Chien-Mo
    [J]. 2020 IEEE INTERNATIONAL TEST CONFERENCE (ITC), 2020,