A CMOS low voltage, very low power fully differential orderly current buffer with ultra low input impedance and high CMRR

被引:1
|
作者
Azhari, Seyed Javad [1 ]
Zareie, Mahsa [1 ]
机构
[1] IUST, ERC, Dept Elect Engn, Tehran, Iran
关键词
CMOS orderly current buffer; OCBI; Fully differential current buffer; High CMRR current buffer; Current mode; DESIGN; AMPLIFIER; CIRCUITS; FILTER;
D O I
10.1007/s10470-019-01415-z
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents the CMOS realization of the first generation orderly current buffer, OCBI. Its design is inspired by BJT version OCB. Employing CMOS technology leads to highly desired features of lower voltage operation, greatly lower power consumption and more economic integration compared to its BJT version. It has modular and fully differential structure in which a core cell is repeated as many times as required to provide the desired parameters. To practically study the performance of the block, it is simulated up to 3rd order. Pre and post-layout plus Monte Carlo simulations are performed under +/- 0.75V by Cadence using TSMC 0.18 mu m CMOS technology. Its performance is significantly improved especially in higher orders so that in Post-layout plus Monte Carlo simulations show the differential input impedance of 40.37 and 5.97, and the CMRR of 82.7dB and 102.1dB for the 1st and the 3rd order, respectively. This structure is greatly suitable for wide band applications by providing -3dB gain bandwidth in the range of 400MHz and wider. OCBI dissipates 365 mu W in 1st order and because of the added blocks, relatively more in higher orders. Corner cases simulation results are also provided indicating its well PVT insensitivity advantage.
引用
收藏
页码:509 / 527
页数:19
相关论文
共 50 条
  • [1] A CMOS low voltage, very low power fully differential orderly current buffer with ultra low input impedance and high CMRR
    Seyed Javad Azhari
    Mahsa Zareie
    [J]. Analog Integrated Circuits and Signal Processing, 2019, 99 : 509 - 527
  • [2] A high CMRR low power fully differential Current Buffer
    Azhari, Seyed Javad
    Safari, Leila
    [J]. IEICE ELECTRONICS EXPRESS, 2010, 7 (11): : 765 - 771
  • [3] LOW VOLTAGE LOW POWER FULLY DIFFERENTIAL BUFFER
    Stornelli, Vincenzo
    [J]. JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2009, 18 (03) : 497 - 502
  • [4] Very low input impedance low power current mirror
    Baghtash, Hassan Faraji
    Azhari, Seyed Javad
    [J]. ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2011, 66 (01) : 9 - 18
  • [5] Very low input impedance low power current mirror
    Hassan Faraji Baghtash
    Seyed Javad Azhari
    [J]. Analog Integrated Circuits and Signal Processing, 2011, 66 : 9 - 18
  • [6] An Ultra Low-Power Low-Voltage Class AB CMOS Fully Differential OpAmp
    Valero, M. R.
    Celma, S.
    Medrano, N.
    Calvo, B.
    Azcona, C.
    [J]. 2012 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS 2012), 2012, : 1967 - 1970
  • [7] A high speed low input current low voltage CMOS current comparator
    Moolpho, K
    Ngarmnil, J
    Sitjongsataporn, S
    [J]. PROCEEDINGS OF THE 2003 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL I: ANALOG CIRCUITS AND SIGNAL PROCESSING, 2003, : 433 - 436
  • [8] A CMOS current-to-voltage linear conversion for low input current, low noise and low power
    Hu, Bingliang
    Yang, Simon X.
    [J]. 27TH INTERNATIONAL CONGRESS ON HIGH SPEED PHOTOGRAPHY AND PHOTONICS, PRTS 1-3, 2007, 6279
  • [9] A novel low voltage very low power CMOS class AB current output stage with ultra high output current drive capability
    Safari, Leila
    Azhari, Seyed Javad
    [J]. MICROELECTRONICS JOURNAL, 2012, 43 (01) : 34 - 42
  • [10] Low voltage low power fully differential CMOS current mode digitally controlled variable gain amplifier
    El-Adawy, AA
    Soliman, AM
    [J]. FREQUENZ, 2002, 56 (7-8) : 170 - 176