SAQIP: A Scalable Architecture for Quantum Information Processors

被引:12
|
作者
Sargaran, Sahar [1 ,2 ]
Mohammadzadeh, Naser [1 ,2 ]
机构
[1] Shahed Univ, Dept Comp Engn, QACG, Tehran, Iran
[2] Shahed Univ, Dept Comp Engn, Persian Gulf Highway, Tehran, Iran
基金
美国国家科学基金会;
关键词
Quantum architecture; quantum circuits; scheduling; mapping; FAULT-TOLERANT; PHYSICAL DESIGN; COMMUNICATION; COMPUTATION; NETWORKS; TRANSPORT; CIRCUIT; LAYOUT; MEMORY; GATES;
D O I
10.1145/3311879
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Proposing an architecture that efficiently compensates for the inefficiencies of physical hardware with extra resources is one of the key issues in quantum computer design. Although the demonstration of quantum systems has been limited to some dozen qubits, scaling the current small-sized lab quantum systems to large-scale quantum systems that are capable of solving meaningful practical problems can be the main goal of much research. Focusing on this issue, in this article a scalable architecture for quantum information processors, called SAQIP, is proposed. Moreover, a flow is presented to map and schedule a quantum circuit on this architecture. Experimental results show that the proposed architecture and design flow decrease the average latency and the average area of quantum circuits by about 81% and 11%, respectively, for the attempted benchmarks.
引用
收藏
页数:21
相关论文
共 50 条
  • [1] Photonic Architecture for Scalable Quantum Information Processing in Diamond
    Nemoto, Kae
    Trupke, Michael
    Devitt, Simon J.
    Stephens, Ashley M.
    Scharfenberger, Burkhard
    Buczak, Kathrin
    Noebauer, Tobias
    Everitt, Mark S.
    Schmiedmayer, Joerg
    Munro, William J.
    PHYSICAL REVIEW X, 2014, 4 (03):
  • [2] Exact Mapping of Quantum Circuit Partitions to Building Blocks of the SAQIP Architecture
    Biuki, Amirmohammad
    Mohammadzadeh, Naser
    Wille, Robert
    Sargaran, Sahar
    2022 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI (ISVLSI 2022), 2022, : 402 - 405
  • [3] A scalable parallel SoC architecture for network processors
    Niemann, MC
    Porrmann, M
    Rückert, U
    IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI, PROCEEDINGS: NEW FRONTIERS IN VLSI DESIGN, 2005, : 311 - 313
  • [4] A scalable register file architecture for superscalar processors
    Wallace, S
    Bagherzadeh, N
    MICROPROCESSORS AND MICROSYSTEMS, 1998, 22 (01) : 49 - 60
  • [5] Tantalum airbridges for scalable superconducting quantum processors
    Bu, Kunliang
    Huai, Sainan
    Zhang, Zhenxing
    Li, Dengfeng
    Li, Yuan
    Hu, Jingjing
    Yang, Xiaopei
    Dai, Maochun
    Cai, Tianqi
    Zheng, Yi-Cong
    Zhang, Shengyu
    NPJ QUANTUM INFORMATION, 2025, 11 (01)
  • [6] A scalable register file architecture for dynamically scheduled processors
    Wallace, S
    Bagherzadeh, N
    PROCEEDINGS OF THE 1996 CONFERENCE ON PARALLEL ARCHITECTURES AND COMPILATION TECHNIQUES (PACT '96), 1996, : 179 - 184
  • [7] Scalable Memory Architecture for Soft-core Processors
    Jost, Tiago T.
    Nazar, Gabriel L.
    Carro, Luigi
    PROCEEDINGS OF THE 34TH IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN (ICCD), 2016, : 396 - 399
  • [8] Scalable Optimal Layout Synthesis for NISQ Quantum Processors
    Lin, Wan-Hsuan
    Kimko, Jason
    Tan, Bochen
    Bjorner, Nikolaj
    Cong, Jason
    2023 60TH ACM/IEEE DESIGN AUTOMATION CONFERENCE, DAC, 2023,
  • [9] Scalable architecture for quantum information processing with atoms in optical micro-structures
    Schlosser, Malte
    Tichelmann, Sascha
    Kruse, Jens
    Birkl, Gerhard
    QUANTUM INFORMATION PROCESSING, 2011, 10 (06) : 907 - 924
  • [10] A Scalable Architecture of Associative Processors Employing Nano Functional Devices
    Bui, Trong Tu
    Shibata, Tadashi
    ULIS 2009: 10TH INTERNATIONAL CONFERENCE ON ULTIMATE INTEGRATION OF SILICON, 2009, : 213 - +