A scalable parallel SoC architecture for network processors

被引:0
|
作者
Niemann, MC [1 ]
Porrmann, M [1 ]
Rückert, U [1 ]
机构
[1] Univ Paderborn, Heinz Nixdorf Inst, Paderborn, Germany
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Information processing and networking of technical devices find their way into our daily life. In order to process the continuously growing quantity of data, powerful communication nodes for network processing are needed. We present an architecture for network processors that is based on a uniform, massively parallel structure. Thus, our approach takes advantage of reusing predefined IP building blocks. This leads to a short time to market, a high reliability and a scalable architecture. Our architecture is scalable to different areas of application by varying the number of integrated processors. Additionally, specific hardware accelerators can he embedded, which are optimized for the target application, in order to be especially resource-efficient in respect to power consumption, computational power and required area.
引用
收藏
页码:311 / 313
页数:3
相关论文
共 50 条
  • [1] Scalable ATM network interface design using parallel RISC processors architecture
    Elkateeb, A
    Richardson, P
    Shaout, A
    Hussain, A
    Elbeshti, M
    MICROPROCESSORS AND MICROSYSTEMS, 2004, 28 (09) : 499 - 507
  • [2] A parallel architecture for neural-network processors
    Acosta, Nelson
    Vazquez, Martin
    Aciti, Claudio
    Leiva, Lucas
    WMSCI 2005: 9th World Multi-Conference on Systemics, Cybernetics and Informatics, Vol 10, 2005, : 212 - 216
  • [3] Broadcast Automata: a parallel scalable architecture for a prototypal embedded processors for space applications
    Alderighi, M
    Sechi, G
    Mazzei, R
    Tisato, F
    THIRTIETH HAWAII INTERNATIONAL CONFERENCE ON SYSTEM SCIENCES, VOL 5: ADVANCED TECHNOLOGY, 1997, : 208 - 217
  • [4] Scalable Architecture for SoC Video Encoders
    Tero Kangas
    Timo D. Hämäläinen
    Kimmo Kuusilinna
    Journal of VLSI signal processing systems for signal, image and video technology, 2006, 44 : 79 - 95
  • [5] Scalable architecture for SoC video encoders
    Kangas, Tero
    Hamalainen, Timo D.
    Kuusilinna, Kimmo
    JOURNAL OF VLSI SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2006, 44 (1-2): : 79 - 95
  • [6] A Scalable Parallel Architecture Based on Many-Core Processors for Generating HTTP Traffic
    Wang, Xinheng
    Xu, Chuan
    Jin, Wenqiang
    Wang, Jiajie
    Wang, Qianyun
    Zhao, Guofeng
    APPLIED SCIENCES-BASEL, 2017, 7 (02):
  • [7] A Torus Embedded Hypercube Scalable Interconnection Network for Parallel Architecture
    Kini, N. Gopalakrishna
    Kumar, M. Sathish
    Mruthyunjaya, H. S.
    2009 IEEE INTERNATIONAL ADVANCE COMPUTING CONFERENCE, VOLS 1-3, 2009, : 858 - +
  • [8] SAQIP: A Scalable Architecture for Quantum Information Processors
    Sargaran, Sahar
    Mohammadzadeh, Naser
    ACM TRANSACTIONS ON ARCHITECTURE AND CODE OPTIMIZATION, 2019, 16 (02)
  • [9] A scalable register file architecture for superscalar processors
    Wallace, S
    Bagherzadeh, N
    MICROPROCESSORS AND MICROSYSTEMS, 1998, 22 (01) : 49 - 60
  • [10] Parallel architecture of adaptive MTD processors
    Kabakchiev, C
    Behar, V
    MATHEMATICS AND COMPUTERS IN SIMULATION, 1996, 42 (01) : 97 - 105