A Multiple Supply Voltage Based Power Reduction Method in 3-D ICs Considering Process Variations and Thermal Effects

被引:0
|
作者
Yu, Shih-An [1 ]
Huang, Pei-Yu [1 ]
Lee, Yu-Min [1 ]
机构
[1] Natl Chiao Tung Univ, Dept Commun Engn, Hsinchu, Taiwan
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, a grid-based multiple supply voltage (MSV) assignment method is presented to statistically minimize the total power consumption of 3-D IC. This method consists of a statistical electro-thermal simulator to get the mean and variance of on-chip, a thermal-aware statistical static timing analysis (SSTA) to take into account the thermal effect on circuit timing, the statistical power-delay-sensitivity-slack product to be the optimization criterion, and an incremental update of statistical timing to save the runtime. The experimental results demonstrate the effectiveness of the developed methodology and indicate that the consideration of the thermal effect in the circuit simulation is imperative.
引用
收藏
页码:55 / 60
页数:6
相关论文
共 50 条
  • [41] Laser power based surface characteristics models for 3-D printing process
    A. Garg
    Jasmine Siu Lee Lam
    M. M. Savalani
    Journal of Intelligent Manufacturing, 2018, 29 : 1191 - 1202
  • [42] Voltage Unbalance Factor Reduction Method for Inverter-Based Resources Considering Active Power Constraint
    Qiu, Yukun
    He, Zhen
    Nian, Heng
    Zhao, Chen
    Sun, Dan
    Hu, Bin
    Liao, Yuming
    IEEE TRANSACTIONS ON POWER SYSTEMS, 2024, 39 (06) : 7433 - 7436
  • [43] Power Delivery Network Design for Wiring and TSV Resource Minimization in TSV-Based 3-D ICs
    Wei, Shu-Han
    Lee, Yu-Min
    Ho, Chia-Tung
    Sun, Chih-Ting
    Cheng, Liang-Chia
    2013 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION, AND TEST (VLSI-DAT), 2013,
  • [44] Modeling of Power Distribution Network based on Multi-Walled Carbon Nanotube TSVs for 3-D ICs
    Jin, Jing
    Zhao, Wen-Sheng
    Wang, Da-Wei
    Yin, Wen-Yan
    2017 IEEE ELECTRICAL DESIGN OF ADVANCED PACKAGING AND SYSTEMS SYMPOSIUM (EDAPS), 2017,
  • [45] Power Delivery Network Design for Wiring and TSV Resource Minimization in TSV-Based 3-D ICs
    Wei, Shu-Han
    Lee, Yu-Min
    Ho, Chia-Tung
    Sun, Chih-Ting
    Cheng, Liang-Chia
    2013 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION, AND TEST (VLSI-DAT), 2013,
  • [46] Dynamic Thermal Management for 3-D ICs With Time-Dependent Power Map Using Microchannel Cooling and Machine Learning
    Li, Yong-Sheng
    Yu, Huan
    Jin, Hang
    Sarvey, Thomas E.
    Oh, Hanju
    Bakir, Muhannad S.
    Swaminathan, Madhavan
    Li, Er-Ping
    IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2019, 9 (07): : 1244 - 1252
  • [47] Thermal-Aware Modeling and Analysis for a Power Distribution Network Including Through-Silicon-Vias in 3-D ICs
    Zhu, Weijun
    Dong, Gang
    Yang, Yintang
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2019, 38 (07) : 1278 - 1290
  • [48] Power-Supply Noise Analysis for Monolithic 3D ICs Using Electrical and Thermal Co-Simulation
    Koneru, Abhishek
    Todri-Sanial, Aida
    Chakrabarty, Krishnendu
    2018 25TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS (ICECS), 2018, : 217 - 220
  • [49] Optimizing 3-D Placement of Multiple UAVs Based on Taguchi's Method
    Ma, Ziwen
    Wei Huangfu
    Liu, Yaxi
    2020 IEEE INTL SYMP ON PARALLEL & DISTRIBUTED PROCESSING WITH APPLICATIONS, INTL CONF ON BIG DATA & CLOUD COMPUTING, INTL SYMP SOCIAL COMPUTING & NETWORKING, INTL CONF ON SUSTAINABLE COMPUTING & COMMUNICATIONS (ISPA/BDCLOUD/SOCIALCOM/SUSTAINCOM 2020), 2020, : 578 - 585
  • [50] Compact Lateral Thermal Resistance Model of TSVs for Fast Finite-Difference Based Thermal Analysis of 3-D Stacked ICs
    Liu, Zao
    Swarup, Sahana
    Tan, Sheldon X-D
    Chen, Hai-Bao
    Wang, Hai
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2014, 33 (10) : 1490 - 1502