A Compact, High Linearity 40GS/s Track-and -Hold Amplifier in 90nm SiGe Technology

被引:0
|
作者
Lal, Deeksha [1 ]
Abbasi, Morteza [1 ]
Ricketts, David S. [1 ]
机构
[1] N Carolina State Univ, Dept Elect & Comp Engn, Raleigh, NC 27695 USA
关键词
Analog to Digital Converter; Linearity; mm wave radios; Optical Transcievers; Track and Hold; SiGe HBT; Switched Emitter Follower;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The design of low distortion, high speed transceivers requires high performance Track and Hold Amplifier (THA) front ends to Analog to Digital Converters. This paper reports the design and characterization of a highly linear THA fabricated in 90nm SiGe Heterojunction Bipolar Transistor technology with Effective Number of Bits>4.9. Improved linearity is achieved through feed-through cancelation techniques, peak cutoff frequency biasing and a differential layout. The circuit is tested over a wide input frequency range of 1-19GHz with a fixed clock frequency of 40GS/s. It exhibits Spurious Free Dynamic Range as high as 78dB, Total Harmonic Distortion less than -31dB and peak Input-referred 3rd order Intercept Point of 11.1dBm. The circuit has an input-referred 1dB compression point of 6dBm and consumes 560mW of power while occupying 0.03mm(2) of active die area. The SFDR3 and THD3 performance is better than similar circuits published in Silicon, and comparable to InP circuits, which consume more DC power. These results are promising for future designs of fully integrated ultra high speed transceivers in Silicon technologies.
引用
收藏
页数:4
相关论文
共 48 条
  • [1] A 40 GS/s SiGe Track-and-Hold Amplifier
    Li, Xiangtao
    Kuo, Wei-Min Lance
    Cressler, John D.
    PROCEEDINGS OF THE 2008 BIPOLAR/BICMOS CIRCUITS AND TECHNOLOGY MEETING, 2008, : 1 - 4
  • [2] A 70 GHz Small-signal Bandwidth 40 GS/s Track-and-Hold Amplifier in 130 nm SiGe BiCMOS Technology
    Wu, Liang
    Weizel, Maxim
    Scheytt, J. Christoph
    2019 26TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS (ICECS), 2019, : 1 - 4
  • [3] A 40GS/s Track-and-Hold Amplifier with 62dB SFDR3 In 45nm CMOS SOI
    Aggrawal, Himanshu
    Babakhani, Aydin
    2014 IEEE MTT-S INTERNATIONAL MICROWAVE SYMPOSIUM (IMS), 2014,
  • [4] A High Linearity, 2.8 GS/s, 10-bit Accurate, Sample and Hold Amplifier in 130 nm SiGe BiCMOS
    Tantawy, Ramy
    Patel, Vipul J.
    Smith, Dale Shane
    Casto, Matthew
    Duncan, Lucas
    Dupaix, Brian
    Boglione, Luciano
    Goodman, Joel
    Khalil, Waleed
    2018 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2018,
  • [5] Implementation of V-band Power Amplifier with High Linearity in 90nm CMOS Technology
    Hsu, Heng-Ming
    Chen, Meng-Syun
    Weng, Jun-Hong
    2014 IEEE WIRELESS POWER TRANSFER CONFERENCE (WPTC), 2014, : 201 - 204
  • [6] 5 GS/s Track and Hold Circuit in 90-nm CMOS Technology Process
    dela Cerna Lowaton, Allenn
    Auguis, Daryl S.
    2015 INTERNATIONAL CONFERENCE ON HUMANOID, NANOTECHNOLOGY, INFORMATION TECHNOLOGY,COMMUNICATION AND CONTROL, ENVIRONMENT AND MANAGEMENT (HNICEM), 2015, : 492 - +
  • [7] Above 60 GHz Bandwidth 10 GS/s Sampling Rate Track-and-Hold Amplifier in 130 nm SiGe BiCMOS Technology
    Wu, Liang
    Weizel, Maxim
    Scheytt, J. Christoph
    2020 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2020,
  • [8] A 20GSps Track-and-Hold Circuit in 90nm CMOS Technology
    Kai, Tang
    Qiao, Meng
    2012 INTERNATIONAL CONFERENCE ON ADVANCED TECHNOLOGIES FOR COMMUNICATIONS (ATC 2012), 2012, : 237 - 240
  • [9] A high linearity, 8-GSa/s track-and-hold amplifier in GaAs HBT technology
    Li, Shaojun
    Lv, Hongliang
    Zhang, Yimen
    Zhang, Yuming
    Wu, Yue
    Asif, Muhammad
    IEICE ELECTRONICS EXPRESS, 2018, 15 (23):
  • [10] A 12-GS/s track-and-hold amplifier in InP DHBT technology
    Lee, J
    Leven, A
    Baeyens, Y
    Chen, C
    Yang, Y
    Sung, WJ
    Liu, CT
    Frackvoiak, J
    Chua, L
    Kopf, R
    Chen, YK
    GAAS IC SYMPOSIUM - 24TH ANNUAL, TECHNICAL DIGEST 2002, 2002, : 283 - 286