Optimal Design of Full Subtractor using Particle Swarm Optimization with Aging Leader and Challenger Algorithm

被引:0
|
作者
Kumar, S. [1 ]
Prasad, P. K. [1 ]
Das, R. [1 ]
Kumar, A. [1 ]
Kar, R. [1 ]
Mandal, D. [1 ]
Ghoshal, S. P. [2 ]
机构
[1] NIT Durgapur, Dept Elect & Commun Engn, Durgapur 713209, W Bengal, India
[2] NIT Durgapur, Dept Elect Engn, Durgapur 713209, W Bengal, India
关键词
Combinational Circuit; Hunan Design Method; Matlab; DSCH3.5; Microwind3.1 Particle Swarm Optimization with Aging Leader and Challenger;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
As the VLSI technology grows up, optimization is required to reduce the complexity, area and power of the digital circuits. In order to optimize the hardware requirement of digital combinational circuits, evolutionary techniques need to he enforced at various levels such as gate level and device level. This paper presents an efficient approach for the optimal design of a combinational logic circuit with a reduced gate count in MATLAB platform. The evolutionary optimization technique used is Particle Swarm Optimization with Aging Leader and Challenger (ALC-PSO). The results obtained after optimization of Full Subtractor circuit using ALC-PSO technique are shown to have a less number of gates compared to human design method. Later on that optimized circuit has been analysed by DSCH3.5 and Microwind3.1 VLSI CAD Tool. The results shown in this paper reflects that technology scaling decreases the area, delay and power consumption which are some of the major requirements of today's VLSI design.
引用
收藏
页码:1009 / 1012
页数:4
相关论文
共 50 条
  • [1] Optimal Design of Full Adder Circuit using Particle Swarm Optimization Algorithm
    Das, R.
    Kumar, A.
    Kumar, S.
    Prasad, P. K.
    Kar, R.
    Mondal, D.
    Ghoshal, S. P.
    2016 INTERNATIONAL CONFERENCE ON ELECTRICAL, ELECTRONICS, AND OPTIMIZATION TECHNIQUES (ICEEOT), 2016, : 2023 - 2028
  • [2] Particle Swarm Optimization with Aging Leader and Challengers for Optimal Design of Analog Active Filters
    De, Bishnu Prasad
    Kar, R.
    Mandal, D.
    Ghoshal, S. P.
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2015, 34 (03) : 707 - 737
  • [3] Particle Swarm Optimization with Aging Leader and Challengers for Optimal Design of Analog Active Filters
    Bishnu Prasad De
    R. Kar
    D. Mandal
    S. P. Ghoshal
    Circuits, Systems, and Signal Processing, 2015, 34 : 707 - 737
  • [4] Particle swarm optimization with an aging leader and challengers algorithm for the solution of optimal power flow problem
    Singh, Rudra Pratap
    Mukherjee, V.
    Ghoshal, S. P.
    APPLIED SOFT COMPUTING, 2016, 40 : 161 - 177
  • [5] Design of optimal PID controller using hybrid differential evolution and particle swarm optimization with an aging leader and challengers
    Moharam, Amal
    El-Hosseini, Mostafa A.
    Ali, Hesham A.
    APPLIED SOFT COMPUTING, 2016, 38 : 727 - 737
  • [6] Particle swarm optimization with an aging leader and challengers algorithm for optimal power flow problem with FACTS devices
    Singh, Rudra Pratap
    Mukherjee, V.
    Ghoshar, S. P.
    INTERNATIONAL JOURNAL OF ELECTRICAL POWER & ENERGY SYSTEMS, 2015, 64 : 1185 - 1196
  • [7] Particle Swarm Optimization with an Aging Leader and Challengers
    Chen, Wei-Neng
    Zhang, Jun
    Lin, Ying
    Chen, Ni
    Zhan, Zhi-Hui
    Chung, Henry Shu-Hung
    Li, Yun
    Shi, Yu-Hui
    IEEE TRANSACTIONS ON EVOLUTIONARY COMPUTATION, 2013, 17 (02) : 241 - 258
  • [8] Optimal reactive power dispatch by particle swarm optimization with an aging leader and challengers
    Singh, Rudra Pratap
    Mukherjee, V.
    Ghoshal, S. P.
    APPLIED SOFT COMPUTING, 2015, 29 : 298 - 309
  • [9] Optimal Design of 2.4 GHz CMOS LNA Using PSO with Aging Leader and Challenger
    Mallick, S.
    Kar, R.
    Mandal, D.
    Dasgupta, Tanya
    Ghoshal, S. P.
    ADVANCES IN COMPUTER COMMUNICATION AND COMPUTATIONAL SCIENCES, VOL 1, 2019, 759 : 291 - 303
  • [10] Optimal Design of a Decoupling Network using Variants of Particle Swarm Optimization Algorithm
    Hemaram, Surendra
    Tripathi, Jai Narayan
    2021 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2021,