An 800-MHz-6-GHz software-defined wireless receiver in 90-nm CMOS

被引:272
|
作者
Bagheri, Rahim [1 ]
Mirzaei, Ahmad
Chehrazi, Saeed
Heidari, Mohammad E.
Lee, Minjae
Mikhemar, Mohyee
Tang, Wai
Abidi, Asad A.
机构
[1] Univ Calif Los Angeles, Dept Elect Engn, Los Angeles, CA 90025 USA
[2] Wilinx Inc, Los Angeles, CA 90025 USA
关键词
CMOS; direct conversion; flicker noise; frequency synthesis; GSM; IEEE; 802.11a; 802.11b; 802.11g; linearity; low-noise amplifier; mixer; RF transceiver; software-defined receiver; wideband matching; wireless LAN; zero IF;
D O I
10.1109/JSSC.2006.884835
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A software-defined radio receiver is designed from a low-power ADC perspective, exploiting programmability of windowed integration sampler and clock-programmable discrete-time analog filters. To cover the major frequency bands in use today, a wideband RF front-end, including the low-noise amplifier (LNA) and a wide tuning-range synthesizer, spanning over 800 MHz to 6 GHz is designed. The wideband LNA provides 18-20 dB of maximum gain and 3-3.5 dB of noise figure over 800 MHz to 6 GHz. A low 1/f noise and high-linearity mixer is designed which utilizes the passive mixer core properties and provides around +70 dBm IIP2 over the bandwidth of operation. The entire receiver circuits are implemented in 90-nm CMOS technology. Programmability of the receiver is tested for GSM and 802.11g standards.
引用
收藏
页码:2860 / 2876
页数:17
相关论文
共 50 条
  • [1] Architecture and clock programmable baseband of an 800 MHz-6 GHz software-defined wireless receiver
    Bagheri, R.
    Mirzaci, A.
    Chehrazi, S.
    Abidi, A. A.
    20TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS: TECHNOLOGY CHALLENGES IN THE NANOELECTRONICS ERA, 2007, : 135 - +
  • [2] A 100MHz-2GHz Wireless Receiver in 40-nm CMOS for Software-Defined Radio
    Peng, Y.
    Liu, Y.
    Yang, F.
    Zhang, X. L.
    Yu, X. P.
    Lu, Z. H.
    Lim, W. M.
    2011 INTERNATIONAL CONFERENCE OF ELECTRON DEVICES AND SOLID-STATE CIRCUITS (EDSSC), 2011,
  • [3] A 2.2 Gb/s DQPSK baseband receiver in 90-nm CMOS for 60 GHz wireless links
    Chen, Minghui
    Chang, Mau-Chung Frank
    2007 Symposium on VLSI Circuits, Digest of Technical Papers, 2007, : 56 - 57
  • [4] A 130-nm CMOS 100-Hz-6-GHz Reconfigurable Vector Signal Analyzer and Software-Defined Receiver
    Goel, Ankush
    Analui, Behnam
    Hashemi, Hossein
    IEEE TRANSACTIONS ON MICROWAVE THEORY AND TECHNIQUES, 2012, 60 (05) : 1375 - 1389
  • [5] A 24-GHz Quadrature Receiver Front-end in 90-nm CMOS
    Tormanen, Markus
    Sjoland, Henrik
    APMC: 2009 ASIA PACIFIC MICROWAVE CONFERENCE, VOLS 1-5, 2009, : 1152 - 1155
  • [6] A 50 MHz-6 GHz, 2 x 2 MIMO, Reconfigurable Architecture, Software-Defined Radio in 130nm CMOS
    Analui, Behnam
    Mercer, Timothy
    Mandegaran, Sam
    Goel, Ankush
    Hashemi, Hossein
    2014 IEEE RADIO FREQUENCY INTEGRATED CIRCUITS SYMPOSIUM, 2014, : 329 - 332
  • [7] A 57-GHz CMOS Reflection Amplifier in 90-nm CMOS
    Kuo, Chien-Nan
    Liu, Yun-Hao
    Gao, Ruo-Hsuan
    IEEE MICROWAVE AND WIRELESS COMPONENTS LETTERS, 2022, 32 (04) : 335 - 338
  • [8] A 90-nm CMOS Frequency Synthesizer With a Tripler for 60-GHz Wireless Communication Systems
    Chen, Po-Tsang
    Yang, Ching-Yuan
    2016 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI (ISVLSI), 2016, : 479 - 483
  • [9] A 180-nm CMOS 100MHz-1.2GHz Software-Defined Transceiver with Integrated Pre-Power Amplifier
    Fu, Haipeng
    Li, Xuguang
    Ma, Kaixue
    Wu, Haifeng
    2019 IEEE INTERNATIONAL SYMPOSIUM ON RADIO-FREQUENCY INTEGRATION TECHNOLOGY (RFIT2019), 2019,
  • [10] A 2-mm2 0.1-5 GHz Software-Defined Radio Receiver in 45-nm Digital CMOS
    Giannini, Vito
    Nuzzo, Pierluigi
    Soens, Charlotte
    Vengattaramane, Kameswaran
    Ryckaert, Julien
    Goffioul, Michael
    Debaillie, Bjorn
    Borremans, Jonathan
    Van Driessche, Joris
    Craninckx, Jan
    Ingels, Mark
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2009, 44 (12) : 3486 - 3498