共 50 条
- [1] Architecture and clock programmable baseband of an 800 MHz-6 GHz software-defined wireless receiver 20TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS: TECHNOLOGY CHALLENGES IN THE NANOELECTRONICS ERA, 2007, : 135 - +
- [2] A 100MHz-2GHz Wireless Receiver in 40-nm CMOS for Software-Defined Radio 2011 INTERNATIONAL CONFERENCE OF ELECTRON DEVICES AND SOLID-STATE CIRCUITS (EDSSC), 2011,
- [3] A 2.2 Gb/s DQPSK baseband receiver in 90-nm CMOS for 60 GHz wireless links 2007 Symposium on VLSI Circuits, Digest of Technical Papers, 2007, : 56 - 57
- [5] A 24-GHz Quadrature Receiver Front-end in 90-nm CMOS APMC: 2009 ASIA PACIFIC MICROWAVE CONFERENCE, VOLS 1-5, 2009, : 1152 - 1155
- [6] A 50 MHz-6 GHz, 2 x 2 MIMO, Reconfigurable Architecture, Software-Defined Radio in 130nm CMOS 2014 IEEE RADIO FREQUENCY INTEGRATED CIRCUITS SYMPOSIUM, 2014, : 329 - 332
- [8] A 90-nm CMOS Frequency Synthesizer With a Tripler for 60-GHz Wireless Communication Systems 2016 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI (ISVLSI), 2016, : 479 - 483
- [9] A 180-nm CMOS 100MHz-1.2GHz Software-Defined Transceiver with Integrated Pre-Power Amplifier 2019 IEEE INTERNATIONAL SYMPOSIUM ON RADIO-FREQUENCY INTEGRATION TECHNOLOGY (RFIT2019), 2019,