Yield enhanced routing for high-performance VLSI designs

被引:0
|
作者
Venkataraman, A
Chen, HH
Koren, I
机构
关键词
design for manufacturability; yield enhancement techniques; crosstalk noise; channel routing; critical area reduction;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
It is widely recognized that interconnects will be the main bottleneck in enhancing the performance of future deep sub-micron VLSI designs. Interconnects do not ''scale'' well with decreasing feature sizes and therefore dominate the delays in the integrated circuit. In addition to RC delays, crosstalk noise also contributes significantly to the delays experienced by a signal. Interconnects are more susceptible to manufacturing defects and therefore affect the product yields significantly. Recently, several channel-routing based solutions have been proposed to minimize crosstalk noise and also enhance yield of the routing. While these approaches are effective, they do not provide maximum benefits as they are either constrained by a particular design methodology or are post-routing steps which have limited scope for significant improvement. Also, design for manufacturability objectives have not been fully exploited by VLSI CAD tools as they do not integrate seamlessly into the conventional design flow and the added overheads make it less attractive. In this paper, we propose a modified routing algorithm that maximizes yield and reduces crosstalk noise while using minimal area for the routing. The yield enhancement objective has been integrated into the routing phase as a preferred constraint (a constraint that will be satisfied only if the primary constraints of minimal area and wire length have been satisfied) and fits well into the conventional design flow. This enables the router to produce an output which provides maximum achievable critical area reduction for the given routing solution. Post-routing layout modification is also done with the objective of minimizing the interaction area between the interconnects by exploiting the gridless property of the router. The above algorithm is incorporated into GLITTER (the gridless, variable width channel router), and the results on channel-routing benchmarks are presented. These results show a significant reduction in the critical area achievable by using the proposed algorithm.
引用
下载
收藏
页码:51 / 60
页数:10
相关论文
共 50 条
  • [31] Postgrid Clock Routing for High Performance Microprocessor Designs
    Tian, Haitong
    Tang, Wai-Chung
    Young, Evangeline F. Y.
    Sze, C. N.
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2012, 31 (02) : 255 - 259
  • [32] Architecture of a high-performance stereo vision VLSI processor
    Hariyama, M
    Lee, S
    Kameyama, M
    ADVANCED ROBOTICS, 2000, 14 (05) : 329 - 332
  • [33] SILICIDES AND LOCAL INTERCONNECTIONS FOR HIGH-PERFORMANCE VLSI APPLICATIONS
    MANN, RW
    CLEVENGER, LA
    AGNELLO, PD
    WHITE, FR
    IBM JOURNAL OF RESEARCH AND DEVELOPMENT, 1995, 39 (04) : 403 - 417
  • [34] Silicides and local interconnections for high-performance VLSI applications
    IBM Microelectronics Div, Essex Junction, United States
    IBM J Res Dev, 4 (403-417):
  • [35] HIGH-PERFORMANCE VLSI ARCHITECTURE FOR DIVISION AND SQUARE ROOT
    MCQUILLAN, SE
    MCCANNY, JV
    WOODS, RF
    ELECTRONICS LETTERS, 1991, 27 (01) : 19 - 21
  • [36] ARCHITECTURE AND CAD FOR HIGH-PERFORMANCE PIPELINED VLSI SUBSYSTEMS
    SMITH, SG
    MORGAN, RW
    PAYNE, JG
    SYSTOLIC ARRAY PROCESSORS, 1989, : 379 - 387
  • [37] HIGH-PERFORMANCE VLSI PHOTOMASK WITH A MOLYBDENUM SILICIDE FILM
    SHIGETOMI, A
    MATSUDA, S
    WATAKABE, Y
    KATO, T
    MICROELECTRONIC ENGINEERING, 1991, 14 (02) : 73 - 86
  • [38] Architectures of high-performance VLSI for custom computing systems
    Tarasov, I. E.
    INTERNATIONAL CONFERENCE: INFORMATION TECHNOLOGIES IN BUSINESS AND INDUSTRY, 2019, 1333
  • [39] TEST SCHEDULING IN HIGH-PERFORMANCE VLSI SYSTEM IMPLEMENTATIONS
    SAYAH, JY
    KIME, CR
    IEEE TRANSACTIONS ON COMPUTERS, 1992, 41 (01) : 52 - 67
  • [40] MULTICHIP MODULE DESIGNS FOR HIGH-PERFORMANCE APPLICATIONS
    NEUGEBAUER, C
    CARLSON, RO
    FILLION, RA
    HALLER, TR
    PROCEEDINGS OF THE TECHNICAL CONFERENCE : EIGHTH ANNUAL INTERNATIONAL ELECTRONICS PACKAGING CONFERENCE, 1988, : 163 - 173