Design of DRFM System Based on FPGA with High Resources

被引:0
|
作者
Aseeri, Mohammed A. S. [1 ]
Alasows, Abdulaziz Ahmad [1 ]
Ahmad, Muhammad R. [2 ]
机构
[1] King Abdulaziz City Sci & Technol, Natl Ctr Sensors & Def Syst Technol, Riyadh, Saudi Arabia
[2] Univ Portsmouth, Sch Engn, Fac Technol, Portsmouth, Hants, England
关键词
DRFM; Radio Frequency; Serial Fringe Interface; VHDL; FPGA; RADAR;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Advanced digital RF memory is a key segment of the electronic jammer. A Digital Radio Frequency Memory (DRFM) framework is intended to digitize a Radio Frequency (RF) information signal at a particular recurrence and transmission capacity to communicate by radio signals and reproduce that RF signal after a progression of procedure. The equipment design for DRFM is based on the FPGA strategies. Because of a sensible division of the practical module, the general force utilization is low. However, web redesigning and active stacking of the FPGA project can be effectively accomplished through a serial fringe interface (SFI) for operations. This edge has been connected to the radar misleading jammer framework, which is genuinely legitimate. The DRFM has the capacity store radio and the microwave signal. The design is built on a critical segment of the advanced radar system. Thus, the DRFM can deal with the method, which is connected to the electronic countermeasure for the radio recurrent source. Firstly, this paper presents the order, making, and operation of DRFM based on FPGA framework. As indicated by configuration strategy, this paper discussed the DRFM system design taking into account the field programmable door cluster. The example rate, we selected for the displayed plan is 1 GHz and the specimen accuracy is 12 bits. We provided four ADC (250 MHz) parallel patterns to achieve 1 GSPS. In the single channel, we utilized the orthogonal computerized technology for the reasonable location, keeping in mind the goal to protect the data of the envelope signal. The field programmable gateway is connected to this framework to support control and data storage. Secondly, the Very High Speed Hardware Description Language (VHDL) is utilized to understand the configuration of DRFM circuit in light of the FPGA and the capacity reenactment and the succession examination. Large portions of the Low-Voltage Differential Signaling (LVDS) chip are utilized as a part of the framework, so the force of the DRFM is lessened significantly and the security of the framework is improved. Finally, in this paper, the computerized signal-preparing calculation that used in the configuration has carried on the reenactment; the outcome has demonstrated the outline feasibility. Thus, the DRFM framework taking into account FPGA has the highest execution list and the predominance.
引用
收藏
页码:177 / 180
页数:4
相关论文
共 50 条
  • [41] Design and implementation of FPGA-based high power LED lighting system for ships
    Gnanavadivel, J.
    Kumar, N. Senthil
    Christa, S. T. Jaya
    Muralidharan, S.
    INDIAN JOURNAL OF GEO-MARINE SCIENCES, 2019, 48 (05) : 724 - 729
  • [42] Design of High Speed Data Acquisition System for Linear Array CCD Based on FPGA
    Fu, Si Yong
    PROCEEDINGS OF THE 3RD INTERNATIONAL CONFERENCE ON MECHATRONICS AND INTELLIGENT ROBOTICS (ICMIR-2019), 2020, 166 : 414 - 418
  • [43] Design of a high speed rat whiskers tracking and symmetry analysis system based on FPGA
    Wang, Xuecheng
    Zhao, Ziyao
    Liu, Yang
    Zhang, Milin
    Zhao, Zhe
    2023 45TH ANNUAL INTERNATIONAL CONFERENCE OF THE IEEE ENGINEERING IN MEDICINE & BIOLOGY SOCIETY, EMBC, 2023,
  • [44] Design and implementation of high throughput FPGA-based DVB-T system
    Ayat, Mehdi
    Hardani, Hossein
    Mirzakuchaki, Sattar
    Haddadi, Farzan
    COMPUTERS & ELECTRICAL ENGINEERING, 2016, 51 : 43 - 57
  • [45] An Improved DRFM System Based on Digital Channelized Receiver
    Sun Guoying
    Li Yunjie
    Gao Meiguo
    PROCEEDINGS OF THE 2009 2ND INTERNATIONAL CONGRESS ON IMAGE AND SIGNAL PROCESSING, VOLS 1-9, 2009, : 3617 - 3621
  • [46] Design and performance testing of a FPGA based PTP system
    Wang Wen-Nai
    Li Xing-Chao
    2011 7TH INTERNATIONAL CONFERENCE ON WIRELESS COMMUNICATIONS, NETWORKING AND MOBILE COMPUTING (WICOM), 2011,
  • [47] Design of Embedded Data Acquisition System Based on FPGA
    Lei, Huang
    2009 2ND IEEE INTERNATIONAL CONFERENCE ON COMPUTER SCIENCE AND INFORMATION TECHNOLOGY, VOL 4, 2009, : 530 - 534
  • [48] Design of UCL Hardware Filtering System Based on FPGA
    Ma Jianguo
    Sun Yubo
    Xing Ling
    Ma Qiang
    PROCEEDINGS OF THE 29TH CHINESE CONTROL CONFERENCE, 2010, : 4193 - 4196
  • [49] Design and Implementation of Stereo Vision System Based on FPGA
    Wang, Qian
    Gu, Xin
    Wang, Hua
    Yao, Guowei
    WIRELESS AND SATELLITE SYSTEMS, PT I, 2019, 280 : 766 - 774
  • [50] Design of spaceborne image compression system based on FPGA
    Han-Wei, Yang
    Rin, Yang
    Wu-Sheng, Luo
    Ji-Dong, Wang
    ISTM/2007: 7TH INTERNATIONAL SYMPOSIUM ON TEST AND MEASUREMENT, VOLS 1-7, CONFERENCE PROCEEDINGS, 2007, : 1563 - 1566