Design of DRFM System Based on FPGA with High Resources

被引:0
|
作者
Aseeri, Mohammed A. S. [1 ]
Alasows, Abdulaziz Ahmad [1 ]
Ahmad, Muhammad R. [2 ]
机构
[1] King Abdulaziz City Sci & Technol, Natl Ctr Sensors & Def Syst Technol, Riyadh, Saudi Arabia
[2] Univ Portsmouth, Sch Engn, Fac Technol, Portsmouth, Hants, England
关键词
DRFM; Radio Frequency; Serial Fringe Interface; VHDL; FPGA; RADAR;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Advanced digital RF memory is a key segment of the electronic jammer. A Digital Radio Frequency Memory (DRFM) framework is intended to digitize a Radio Frequency (RF) information signal at a particular recurrence and transmission capacity to communicate by radio signals and reproduce that RF signal after a progression of procedure. The equipment design for DRFM is based on the FPGA strategies. Because of a sensible division of the practical module, the general force utilization is low. However, web redesigning and active stacking of the FPGA project can be effectively accomplished through a serial fringe interface (SFI) for operations. This edge has been connected to the radar misleading jammer framework, which is genuinely legitimate. The DRFM has the capacity store radio and the microwave signal. The design is built on a critical segment of the advanced radar system. Thus, the DRFM can deal with the method, which is connected to the electronic countermeasure for the radio recurrent source. Firstly, this paper presents the order, making, and operation of DRFM based on FPGA framework. As indicated by configuration strategy, this paper discussed the DRFM system design taking into account the field programmable door cluster. The example rate, we selected for the displayed plan is 1 GHz and the specimen accuracy is 12 bits. We provided four ADC (250 MHz) parallel patterns to achieve 1 GSPS. In the single channel, we utilized the orthogonal computerized technology for the reasonable location, keeping in mind the goal to protect the data of the envelope signal. The field programmable gateway is connected to this framework to support control and data storage. Secondly, the Very High Speed Hardware Description Language (VHDL) is utilized to understand the configuration of DRFM circuit in light of the FPGA and the capacity reenactment and the succession examination. Large portions of the Low-Voltage Differential Signaling (LVDS) chip are utilized as a part of the framework, so the force of the DRFM is lessened significantly and the security of the framework is improved. Finally, in this paper, the computerized signal-preparing calculation that used in the configuration has carried on the reenactment; the outcome has demonstrated the outline feasibility. Thus, the DRFM framework taking into account FPGA has the highest execution list and the predominance.
引用
收藏
页码:177 / 180
页数:4
相关论文
共 50 条
  • [1] Low Cost FPGA based Implementation of a DRFM System
    Mesarcik, Michael B.
    O'Hagan, Daniel W.
    Paine, Stephen
    2019 IEEE RADAR CONFERENCE (RADARCONF), 2019,
  • [2] Design of DRFM-based Several Radar Targets Simulator Using FPGA
    Smolyakov, Andrey, V
    Podstrigaev, Alexey S.
    PROCEEDINGS OF THE 2021 IEEE CONFERENCE OF RUSSIAN YOUNG RESEARCHERS IN ELECTRICAL AND ELECTRONIC ENGINEERING (ELCONRUS), 2021, : 1694 - 1699
  • [3] ADCs design techniques in DRFM system based on EMC
    Wang, BQ
    Gao, YL
    2002 3RD INTERNATIONAL SYMPOSIUM ON ELECTROMAGNETIC COMPATIBILITY, 2002, : 787 - 790
  • [4] Design and Application of DRFM System Based on Digital Channelized Receiver
    Wang Zongbo
    Gao Meigu
    Li Yunjie
    Jiang Haiqing
    2008 INTERNATIONAL CONFERENCE ON RADAR, VOLS 1 AND 2, 2008, : 148 - 151
  • [5] The Hardware Platform Design for DRFM System
    Wang, Zongbo
    Gao, Meiguo
    Li, Yunjie
    Jiang, Haiqing
    Ying, Sunguo
    ICSP: 2008 9TH INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING, VOLS 1-5, PROCEEDINGS, 2008, : 426 - 430
  • [6] Design of a novel DRFM jamming system based on AFB-SFB
    Beijing Institute of Technology, School of Information and Electronic, Beijing 100081, China
    IET Conf Publ, 617 CP
  • [7] Design of high performance FPGA based face recognition system
    Sajid, I.
    Ahmed, M. M.
    Taj, I.
    Humayun, M.
    Hameed, F.
    PIERS 2008 CAMBRIDGE, PROCEEDINGS, 2008, : 504 - 510
  • [8] Design of High Speed Data Acquisition System Based on FPGA
    Yu Yanxin
    Chen Yu
    FRONTIERS OF MECHANICAL ENGINEERING AND MATERIALS ENGINEERING II, PTS 1 AND 2, 2014, 457-458 : 878 - 882
  • [9] Design of high-speed image acquisition system based on FPGA
    Wang, Hao
    Weng, Zhi
    Li, Yan
    PROCEEDINGS OF THE 30TH CHINESE CONTROL AND DECISION CONFERENCE (2018 CCDC), 2018, : 2682 - 2686
  • [10] Design of high-speed data acquisition system based on FPGA
    Mu, L
    Bo, M
    ISTM/2003: 5TH INTERNATIONAL SYMPOSIUM ON TEST AND MEASUREMENT, VOLS 1-6, CONFERENCE PROCEEDINGS, 2003, : 467 - 469