Soft-Error Hardening Designs of Nanoscale CMOS Latches

被引:33
|
作者
Lin, Sheng [1 ]
Kim, Yong-Bin [1 ]
Lombardi, Fabrizio [1 ]
机构
[1] Northeastern Univ, Dept Elect & Comp Engn, Boston, MA 02115 USA
关键词
Hardening; Soft Error; Nano CMOS; IMPACT;
D O I
10.1109/VTS.2009.10
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
As technology scales down in the deep sub-micron/nano ranges, CMOs circuits are more sensitive to externally induced phenomena to likely cause the occurrence of so-called soft errors. Therefore, the operation of these circuits to tolerate soft errors is a strict requirement in today's designs. Traditional error tolerant methods result in significant cost penalties in terms of power, area and performance, and the development of low-cost hardened designs for storage cells (such as latches and memories) is of increasing importance. This paper proposes new hardened designs for CMOs latches at 32nm feature size. Three hardened latch circuits are proposed; two of these circuits are Schmitt trigger based, while the third one utilizes a cascode configuration in the feedback loop. These new hardened latches are shown to have superior performance in terms of power-delay product as well as highest tolerance to soft errors (measured by the critical charge) than existing hardened latches. Extensive simulation results are provided using the predictive technology file for 32nm feature size in CMOs.
引用
收藏
页码:41 / 46
页数:6
相关论文
共 50 条
  • [1] The Impact of Production Defects on the Soft-Error Tolerance of Hardened Latches
    Holst, Stefan
    Ma, Ruijun
    Wen, Xiaoqing
    [J]. 2018 23RD IEEE EUROPEAN TEST SYMPOSIUM (ETS), 2018,
  • [2] A Novel Design Technique for Soft Error Hardening of Nanoscale CMOS Memory
    Lin, Sheng
    Kim, Yong-Bin
    Lombardi, Fabrizio
    [J]. 2009 52ND IEEE INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1 AND 2, 2009, : 679 - 682
  • [3] Random dopant effect on VT variations affecting the soft-error rates of nanoscale cmos memory cells
    Balasubramanian, A.
    Sternberg, A. L.
    Fleming, P. R.
    Bhuva, B. L.
    Kalemeris, S.
    Massengill, L. W.
    [J]. 2007 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM PROCEEDINGS - 45TH ANNUAL, 2007, : 318 - +
  • [4] Analysis and optimization of nanometer CMOS circuits for soft-error tolerance
    Dhillon, Yuvraj S.
    Diril, Abdulkadir U.
    Chatterjee, Abhijit
    Singh, Adit D.
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2006, 14 (05) : 514 - 524
  • [5] CMOS/SOS HIGH SOFT-ERROR THRESHOLD MEMORY CELL
    HSUEH, FL
    NAPOLI, LS
    [J]. IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 1985, 32 (06) : 4155 - 4158
  • [6] Dual-sampling skewed CMOS design for soft-error tolerance
    Zhang, Ming
    Shanbhag, Naresh R.
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2006, 53 (12) : 1461 - 1465
  • [7] Soft error hardening for logic-level designs
    Asadi, Hossein
    Tahoori, Mehdi B.
    [J]. 2006 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, PROCEEDINGS, 2006, : 4139 - +
  • [8] High Performance, Low Cost, and Robust Soft Error Tolerant Latch Designs for Nanoscale CMOS Technology
    Nan, Haiqing
    Choi, Ken
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2012, 59 (07) : 1445 - 1457
  • [9] An efficient error-masking technique for improving the soft-error robustness of static cmos circuits
    Krishnamohan, S
    Mahapatra, NR
    [J]. IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2004, : 227 - 230
  • [10] A NEW SOFT-ERROR PHENOMENON IN ULSI SRAMS - INVERTED DEPENDENCE OF SOFT-ERROR RATE ON CYCLE TIME
    MURAKAMI, S
    WADA, T
    EINO, M
    UKITA, M
    NISHIMURA, Y
    SUZUKI, K
    ANAMI, K
    [J]. IEICE TRANSACTIONS ON COMMUNICATIONS ELECTRONICS INFORMATION AND SYSTEMS, 1991, 74 (04): : 853 - 858