Low complexity design of high speed parallel decision feedback equalizers

被引:19
|
作者
Oh, Daesun [1 ]
Parhi, Keshab K. [1 ]
机构
[1] Univ Minnesota, Dept Elect & Comp Engn, Minneapolis, MN 55455 USA
关键词
D O I
10.1109/ASAP.2006.43
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper proposes a novel parallel approach for pipelining of nested multiplexer loops to design high speed decision feedback equalizers (DFEs) based on look-ahead techniques. It is well known that the DFE is an efficient scheme to suppress intersymbol interference (ISI) in various communication and magnetic recording systems. However the feedback loop within a DFE limits an upper bound of the achievable high speed in hardware implementation. A straightforward parallel implementation requires more hardware complexity. The novel proposed technique offers significant reduction of hardware complexity of 56% and 80% over the conventional parallel six-tap DFE architectures for 10 Gbps and 20 Gbps throughput, respectively.
引用
收藏
页码:118 / +
页数:2
相关论文
共 50 条
  • [41] BOUNDS ON RECOVERY TIMES OF DECISION-FEEDBACK EQUALIZERS
    BEAULIEU, NC
    [J]. IEEE TRANSACTIONS ON COMMUNICATIONS, 1994, 42 (10) : 2786 - 2794
  • [42] Decision feedback equalizers with constrained feedback taps for reduced error propagation
    Zoltowski, MD
    Hillery, WJ
    Fimoff, M
    [J]. DIGITAL WIRELESS COMMUNITCATIONS V, 2003, 5100 : 192 - 203
  • [43] Low Complexity Hardware Architectural Design for Adaptive Decision Feedback Equalizer using Distributed Arithmetic
    Prakash, Surya M.
    Shaik, Rafi Ahamed
    [J]. 2012 INTERNATIONAL CONFERENCE ON COMPUTER SYSTEMS AND INDUSTRIAL INFORMATICS (ICCSII), 2012,
  • [44] BOUNDS ON PROBABILITY OF ERROR IN DECISION FEEDBACK EQUALIZERS - REPLY
    LEE, WU
    [J]. IEEE TRANSACTIONS ON AEROSPACE AND ELECTRONIC SYSTEMS, 1976, 12 (06) : 798 - 800
  • [45] TIGHT BOUNDS ON THE ERROR PROBABILITIES OF DECISION FEEDBACK EQUALIZERS
    KENNEDY, RA
    ANDERSON, BDO
    BITMEAD, RR
    [J]. IEEE TRANSACTIONS ON COMMUNICATIONS, 1987, 35 (10) : 1022 - 1028
  • [46] Performance comparison among neural decision feedback equalizers
    Di Claudio, ED
    Parisi, R
    Orlandi, G
    [J]. IJCNN 2000: PROCEEDINGS OF THE IEEE-INNS-ENNS INTERNATIONAL JOINT CONFERENCE ON NEURAL NETWORKS, VOL V, 2000, : 361 - 365
  • [47] Bounds on variances of recovery times of decision feedback equalizers
    Beaulieu, NC
    [J]. IEEE TRANSACTIONS ON INFORMATION THEORY, 2000, 46 (06) : 2249 - 2256
  • [48] Lattice Reduction Aided MMSE Decision Feedback Equalizers
    Park, Jaehyun
    Chun, Joohwan
    Luk, Franklin T.
    [J]. IEEE TRANSACTIONS ON SIGNAL PROCESSING, 2011, 59 (01) : 436 - 441
  • [49] A family of low-complexity blind equalizers
    Hwang, CI
    Lin, DW
    [J]. IEEE TRANSACTIONS ON COMMUNICATIONS, 2004, 52 (03) : 395 - 405
  • [50] High-Speed, High-Performance DQPSK Optical Links with Reduced Complexity VDFE Equalizers
    Nanou, Maki
    Politi, Christina
    Stavdas, Alexandros
    Georgoulakis, Kristina
    Glentis, George-Othon
    [J]. PHOTONICS, 2017, 4 (01)