Can ultra-thin Si FinFETs work well in the sub-10 nm gate-length region?

被引:13
|
作者
Liu, Shiqi [1 ,2 ]
Yang, Jie [1 ,2 ]
Xu, Lin [3 ,4 ]
Li, Jingzhen [1 ,2 ]
Yang, Chen [1 ,2 ]
Li, Ying [1 ,2 ]
Shi, Bowen [1 ,2 ]
Pan, Yuanyuan [5 ]
Xu, Linqiang [1 ,2 ]
Ma, Jiachen [1 ,2 ]
Yang, Jinbo [1 ,2 ,6 ,7 ]
Lu, Jing [1 ,2 ,3 ,4 ,6 ,7 ,8 ]
机构
[1] Peking Univ, State Key Lab Mesoscop Phys, Beijing 100871, Peoples R China
[2] Peking Univ, Dept Phys, Beijing 100871, Peoples R China
[3] Peking Univ, Key Lab Phys & Chem Nanodevices, Beijing 100871, Peoples R China
[4] Peking Univ, Dept Elect, Beijing 100871, Peoples R China
[5] China Univ Petr East China, Coll Chem Engn, Inst New Energy, State Key Lab Heavy Oil Proc, Qingdao 266580, Peoples R China
[6] Peking Univ, Collaborat Innovat Ctr Quantum Matter, Beijing 100871, Peoples R China
[7] Peking Univ, Beijing Key Lab Magnetoelect Mat & Devices, Beijing 100871, Peoples R China
[8] Peking Univ, Yangtze Delta Inst Optoelect, Nantong 226010, Peoples R China
基金
中国国家自然科学基金;
关键词
TRANSISTORS; MOSFET; PERFORMANCE;
D O I
10.1039/d0nr09094h
中图分类号
O6 [化学];
学科分类号
0703 ;
摘要
Fin field-effect transistors (FinFETs) dominate the present Si FETs. However, when the gate length is scaled down to the sub-10 nm region, the experimental Si FinFETs suffer from poor performance due to a large fin width (the minimum value is 3 nm). In this paper, an ultra-thin Si FinFET with a width of 0.8 nm is investigated for the first time by utilizing ab initio quantum transport simulations. Remarkably, even with the gate length down to 5 nm, the on-state current, delay time, power dissipation, and energy-delay product of the optimized perfect ultra-thin Si FinFET still meet the high-performance applications' requirements of the International Technology Roadmap for Semiconductors in the next decade. The overall performance of the simulated ultra-thin Si FinFET is even comparable with that of the typical two-dimensional FETs. Such a good performance can be significantly degraded by the defect. Hence, Si FinFETs have the potential to be scaled down to the sub-10 nm gate length as long as the width is scaled down while keeping a perfect structure.
引用
收藏
页码:5536 / 5544
页数:9
相关论文
共 50 条
  • [31] Low frequency noise assessment in n- and p-channel sub-10 nm triple-gate FinFETs: Part I: Theory and methodology
    Boudier, D.
    Cretu, B.
    Simoen, E.
    Carin, R.
    Veloso, A.
    Collaert, N.
    Thean, A.
    SOLID-STATE ELECTRONICS, 2017, 128 : 102 - 108
  • [32] Hot-carrier degradation for 90 nm gate length LDD-NMOSFET with ultra-thin gate oxide under low gate voltage stress
    Chen Hai-Feng
    Hao Yue
    Ma Xiao-Hua
    Li Kang
    Ni Jin-Yu
    CHINESE PHYSICS, 2007, 16 (03): : 821 - 825
  • [33] Construction of sub-10nm ultra-thin polyamide layer using porous GOQDs-AGQDs interlayer
    Sun, Yumin
    Liu, Hailiang
    Cui, Hao
    Li, Yang
    Sun, Chengxu
    Chen, Kaikai
    Huang, Qinglin
    Xiao, Changfa
    JOURNAL OF MEMBRANE SCIENCE, 2025, 713
  • [34] High Performance Quantum Well InGaAs-On-Si MOSFETs With sub-20 nm Gate Length For RF Applications
    Zota, C. B.
    Convertino, C.
    Baumgartner, Y.
    Sousa, M.
    Caimi, D.
    Czornomaz, L.
    2018 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2018,
  • [35] Characterization of ultra-thin SOI transistors down to the 20nm gate length regime with Scanning Spreading Resistance Microscopy (SSRM)
    Hartwich, J
    Alvarez, D
    Dreeskornfeld, L
    Specht, M
    Vandervorst, W
    Risch, L
    ESSDERC 2003: PROCEEDINGS OF THE 33RD EUROPEAN SOLID-STATE DEVICE RESEARCH CONFERENCE, 2003, : 427 - 430
  • [36] Decaborane ion implantation for sub-40-nm gate-length PMOSFETs to enable formation of steep ultra-shallow junction and small threshold voltage fluctuation
    Aoyama, T
    Fukuda, M
    Nara, Y
    Umisedo, S
    Hamamoto, N
    Tanjo, M
    Nagayama, T
    FIFTH INTERNATIONAL WORKSHOP ON JUNCTION TECHNOLOGY, 2005, : 27 - 30
  • [37] Performance Analysis of TaSiOx Inspired Sub-10 nm Energy Efficient In0.53Ga0.47As Quantum Well Tri-Gate Technology
    Saluru, Sarat K.
    Liu, Jheng-Sin
    Hudait, Mantu K.
    IEEE JOURNAL OF THE ELECTRON DEVICES SOCIETY, 2017, 5 (06): : 496 - 503
  • [38] A Top Coat with Solvent Annealing Enables Perpendicular Orientation of Sub-10 nm Microdomains in Si-Containing Block Copolymer Thin Films
    Kim, Eunjin
    Kim, Wonjung
    Lee, Kwang Hee
    Ross, Caroline A.
    Son, Jeong Gon
    ADVANCED FUNCTIONAL MATERIALS, 2014, 24 (44) : 6981 - 6988
  • [39] Fabrication of ultra-dense sub-10 nm in-plane Si nanowire arrays by using a novel block copolymer method: optical properties
    Ghoshal, Tandra
    Ntaras, Christos
    O'Connell, John
    Shaw, Matthew T.
    Holmes, Justin D.
    Avgeropoulos, Apostolos
    Morris, Michael A.
    NANOSCALE, 2016, 8 (04) : 2177 - 2187
  • [40] Laterally Ordered Sub-10 nm Features Obtained From Directed Self-Assembly of Si-Containing Block Copolymer Thin Films
    Rho, Yecheol
    Aissou, Karim
    Mumtaz, Muhammad
    Kwon, Wonsang
    Pecastaings, Gilles
    Mocuta, Cristian
    Stanecu, Stefan
    Cloutet, Eric
    Brochon, Cyril
    Fleury, Guillaume
    Hadziioannou, Georges
    SMALL, 2015, 11 (48) : 6377 - 6383