A High Performance Reconfigurable Motion Estimation Hardware Architecture

被引:0
|
作者
Tasdizen, O. [1 ]
Kukner, H. [1 ]
Akin, A. [1 ]
Hamzaoglu, I. [1 ]
机构
[1] Sabanci Univ, Fac Engn & Nat Sci, TR-34956 Istanbul, Turkey
关键词
SEARCH ALGORITHM; PATTERN;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Motion Estimation (ME) is the most computationally intensive part of video compression and video enhancement systems. For the recently available high definition frame sizes and high frame rates, the computational complexity of full search (FS) ME algorithm is prohibitively high, while the PSNR obtained by fast search ME algorithms is low. Therefore, in this paper, we propose a new A E algorithm and a high performance reconfigurable systolic A E hardware architecture for efficiently implementing this algorithm. The proposed A E algorithm performs up to three different granularity search iterations in different size search ranges based on the application requirements. Simulation results showed that the proposed ME algorithm performs very close to FS algorithm, even though it searches much fewer search locations than FS algorithm. It outperforms successful fast search ME algorithms by searching more search locations than these algorithms. The proposed reconfigurable ME hardware is implemented in VHDL and mapped to a low cost Xilinx XC3S1500-5 FPGA. It works at 130MHz and is capable of processing high definition and high frame rate video formats in real time. Therefore, it can be used in flat panel displays for frame rate conversion and de-interlacing, and in video encoders.
引用
收藏
页码:882 / 885
页数:4
相关论文
共 50 条
  • [1] A High Performance Hardware Architecture for Multi-Frame Hierarchical Motion Estimation
    Ho, Huong
    Klepko, Robert
    Ninh, Nam
    Wang, Demin
    IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 2011, 57 (02) : 794 - 801
  • [2] A High Performance Hardware Architecture for One Bit Transform Based Motion Estimation
    Akin, Abdulkadir
    Dogan, Yigit
    Hamzaoglu, Ilker
    PROCEEDINGS OF THE 2009 12TH EUROMICRO CONFERENCE ON DIGITAL SYSTEM DESIGN, ARCHITECTURES, METHODS AND TOOLS, 2009, : 691 - 698
  • [3] High performance hardware architecture for constrained one-bit transform based motion estimation
    Electronics and Telecom. Eng. Dept., University of Kocaeli, Kocaeli, Turkey
    European Signal Proces. Conf., (2151-2155):
  • [4] HIGH PERFORMANCE HARDWARE ARCHITECTURE FOR CONSTRAINED ONE-BIT TRANSFORM BASED MOTION ESTIMATION
    Celebi, Anil
    Urhan, Oguzhan
    19TH EUROPEAN SIGNAL PROCESSING CONFERENCE (EUSIPCO-2011), 2011, : 2151 - 2155
  • [5] A High Performance Reconfigurable Hardware Architecture for Lightweight Convolutional Neural Network
    An, Fubang
    Wang, Lingli
    Zhou, Xuegong
    ELECTRONICS, 2023, 12 (13)
  • [6] High-Performance Reconfigurable Hardware Architecture for Restricted Boltzmann Machines
    Le Ly, Daniel
    Chow, Paul
    IEEE TRANSACTIONS ON NEURAL NETWORKS, 2010, 21 (11): : 1780 - 1792
  • [7] A high performance hardware architecture for half-pixel accurate H.264 motion estimation
    Yalcin, Sinan
    Hamzaoglu, Ilker
    IFIP VLSI-SOC 2006: IFIP WG 10.5 INTERNATIONAL CONFERENCE ON VERY LARGE SCALE INTEGRATION & SYSTEM-ON-CHIP, 2006, : 63 - +
  • [8] Novel reconfigurable VLSI architecture for motion estimation
    Wei, Cao
    Hui, Hou
    Mei, Lai Jin
    Gang, Mao Zhi
    Rong, Tong Jia
    Hao, Min
    ASICON 2007: 2007 7TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2007, : 774 - 777
  • [9] A low complexity hardware architecture for motion estimation
    Larkin, Daniel
    Muresan, Valentin
    O'Connor, Noel
    2006 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, PROCEEDINGS, 2006, : 2677 - +
  • [10] Reconfigurable hardware implementation of an improved parallel architecture for MPEG-4 motion estimation in mobile applications
    Gao, R
    Xu, D
    Bentley, JP
    IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 2003, 49 (04) : 1383 - 1390