A 20-mW 640-MHz CMOS continuous-time ΣΔ ADC with 20-MHz signal bandwidth, 80-dB dynamic range and 12-bit ENOB

被引:213
|
作者
Mitteregger, Gerhard [1 ]
Ebner, Christian [1 ]
Mechnig, Stephan [1 ]
Blon, Thomas [1 ]
Holuigue, Christophe [1 ]
Romani, Ernesto [1 ]
机构
[1] Xignal Technol AG, Munich, Germany
关键词
analog-to-digital conversion; CMOS analog integrated circuits; continuous-time Sigma Delta modulation; continuous-time filters; delta-sigma modulation; low-pass filter; low power design; low-voltage design; multibit internal quantization; sigma-delta modulation;
D O I
10.1109/JSSC.2006.884332
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A wide bandwidth continuous-time sigma-delta ADC, operating between 20 and 40 MS/s output data rate, is implemented in 130-nm CMOS. The circuit is targeted for applications that demand high bandwidth, high resolution, and low power, such as wireless and wireline communications, medical imaging, video, and instrumentation. The third-order continuous-time E A modulator comprises a third-order RC operational-amplifier-based loop filter and 4-bit internal quantizer operating at 640 MHz. A 400-fs rms jitter LC PLL with 450-kHz bandwidth is integrated, generating the low-jitter clock for the jitter-sensitive continuous-time Sigma Delta ADC from a single-ended input clock between 13.5 and 40 MHz. To reduce clock jitter sensitivity, nonreturn-to-zero (NRZ) DAC pulse shaping is used. The excess loop delay is set to half the sampling period of the quantizer and the degradation of modulator stability due to excess loop delay is avoided with a new architecture. The EA ADC achieves 76-dB SNR, -78-dB THD, and a 74-dB SNDR or 12 ENOB over a 20-MHz signal band at an OSR of 16. The power consumption of the CT Sigma Delta modulator itself is 20 mW and in total the ADC dissipates 58 mW from the 1.2-V supply.
引用
收藏
页码:2641 / 2649
页数:9
相关论文
共 37 条