共 37 条
- [31] Continuous-time sigma-delta ADC in 1.2-v 90-nm CMOS with 61-dB peak SNDR and 74-dB dynamic range in 10-MHz bandwidth FUJITSU SCIENTIFIC & TECHNICAL JOURNAL, 2008, 44 (03): : 264 - 273
- [32] A 13-ENOB, 5 MHz BW, 3.16 mW Multi-Bit Continuous-Time ΔΣ ADC in 28 nm CMOS with Excess-Loop-Delay Compensation Embedded in SAR Quantizer 2015 SYMPOSIUM ON VLSI CIRCUITS (VLSI CIRCUITS), 2015,
- [33] A Continuous-time ΔΣ Modulator with 91 dB Dynamic Range in a 2MHz Signal Bandwidth Using a Dual Switched-Capacitor Return-to-Zero DAC ESSCIRC CONFERENCE 2015 - 41ST EUROPEAN SOLID-STATE CIRCUITS CONFERENCE (ESSCIRC), 2015, : 217 - 220
- [34] A 20 MHz Bandwidth Continuous-Time Delta-Sigma ADC Achieving 82.1 dB SNDR and >100 dB SFDR Using a Time-Interleaved Virtual-Ground-Switched FIR Feedback DAC 2020 IEEE CUSTOM INTEGRATED CIRCUITS CONFERENCE (CICC), 2020,
- [37] Design-to-testing: a low-power, 1.25 GHz, single-bit single-loop continuous-time ΔΣ\documentclass[12pt]{minimal} \usepackage{amsmath} \usepackage{wasysym} \usepackage{amsfonts} \usepackage{amssymb} \usepackage{amsbsy} \usepackage{mathrsfs} \usepackage{upgreek} \setlength{\oddsidemargin}{-69pt} \begin{document}$$\Delta \Sigma$$\end{document} modulator with 15 MHz bandwidth and 60 dB dynamic range Analog Integrated Circuits and Signal Processing, 2017, 90 (3) : 625 - 638