High performance architecture for real-time HDTV broadcasting

被引:2
|
作者
Ismail, Yasser [1 ]
El-Medany, Wael [1 ]
Al-Junaid, Hessa [2 ]
Abdelgawad, Ahmed [3 ]
机构
[1] Univ Bahrain, Sakhair, Bahrain
[2] Univ Bahrain, Comp Engn, Coll Informat Technol, Sakhair, Bahrain
[3] Cent Michigan Univ, Mt Pleasant, MI 48859 USA
关键词
H.264/AVC; Motion estimation; Video coding; DIAMOND SEARCH ALGORITHM; MOTION ESTIMATION; DATA REUSE; EFFICIENT;
D O I
10.1007/s11554-014-0430-1
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
A novel full search motion estimation co-processor architecture design is presented in this paper. The proposed architecture efficiently reuses search area data to minimize memory I/O while fully utilizing the hardware resources. A smart processing element (PE) and an efficient simple internal memory are the main components of the proposed co-processor. An efficient algorithm is used for loading both the current block and the search area inside the PE array. The search area data flow horizontally while the current block data are stationary. As a result, the speed of the co-processor is improved in terms of the throughput and the operating frequency compared to the state-of-the-art techniques. A smart local memory and PE design guarantees a simple and a regular data flow. The design of the local memory is implemented using only registers and a simple counter. This simplifies the design by avoiding the use of complicated addressing to write or read into/from the local memory. The proposed architecture is implemented using both the FPGA and the ASIC flow design tools. For a search range of 32 x 32 and block size of 16 x 16, the architecture can perform motion estimation for 30 fps of HDTV video at 350 MHz and easily outperforms many fast full search architectures.
引用
收藏
页码:633 / 644
页数:12
相关论文
共 50 条
  • [21] Real-time Stereo Television Broadcasting System
    Hsia, Shih-Chang
    Wang, Szu-Hong
    Tsai, Ho-Cheng
    Sheu, Ming-Hwa
    2021 IEEE INTERNATIONAL CONFERENCE ON CONSUMER ELECTRONICS (ICCE), 2021,
  • [22] TV broadcasting gets real-time lighting
    Mendonsa, RA
    PHOTONICS SPECTRA, 1996, 30 (11) : 20 - +
  • [23] Real-Time Interactive AR System for Broadcasting
    Cho, Hyunwoo
    Jung, Sung-Uk
    Jee, Hyung-Keun
    2017 IEEE VIRTUAL REALITY (VR), 2017, : 353 - 354
  • [24] ISTTOK real-time architecture
    Carvalho, Ivo S.
    Duarte, Paulo
    Fernandes, Horacio
    Valcarcel, Daniel F.
    Carvalho, Pedro J.
    Silva, Carlos
    Duarte, Andre S.
    Neto, Andre
    Sousa, Jorge
    Batista, Antonio J. N.
    Hekkert, Tiago
    Carvalho, Bernardo B.
    FUSION ENGINEERING AND DESIGN, 2014, 89 (03) : 195 - 203
  • [25] ISTTOK real-time architecture
    Carvalho, I.S. (ivoc@ipfn.ist.utl.pt), 1600, Elsevier Ltd (89):
  • [26] A flexible real-time architecture
    Wickstrom, GL
    FIFTH IEEE INTERNATIONAL SYMPOSIUM ON HIGH ASSURANCE SYSTEMS ENGINEERING, PROCEEDINGS, 2000, : 99 - 106
  • [27] ARCHITECTURE OF A REAL-TIME EXECUTIVE
    WHITTAKER, GA
    ISA TRANSACTIONS, 1971, 10 (02) : 183 - +
  • [28] Implementation of real-time stream synthesizer of HDTV based on DSP
    Wang, Jinchu
    Ye, Wei
    Yu, Songyu
    Gaojishu Tongxin/High Technology Letters, 2000, 10 (09): : 50 - 52
  • [29] Real-time Lossless Compression for HDTV Video Using a GPGPU
    Seo, Guiwon
    Jarno, Mielikainen
    Youn, Sungwook
    Lee, Chulhee
    SATELLITE DATA COMPRESSION, COMMUNICATIONS, AND PROCESSING VII, 2011, 8157
  • [30] A real-time encoding and decoding system for nonlinear HDTV editor
    Lee, CS
    Park, JH
    Yoon, DS
    Jeon, JH
    Park, HW
    Yeo, JH
    Lee, JH
    INTERNATIONAL JOURNAL OF IMAGING SYSTEMS AND TECHNOLOGY, 2000, 11 (02) : 152 - 157