High performance architecture for real-time HDTV broadcasting

被引:2
|
作者
Ismail, Yasser [1 ]
El-Medany, Wael [1 ]
Al-Junaid, Hessa [2 ]
Abdelgawad, Ahmed [3 ]
机构
[1] Univ Bahrain, Sakhair, Bahrain
[2] Univ Bahrain, Comp Engn, Coll Informat Technol, Sakhair, Bahrain
[3] Cent Michigan Univ, Mt Pleasant, MI 48859 USA
关键词
H.264/AVC; Motion estimation; Video coding; DIAMOND SEARCH ALGORITHM; MOTION ESTIMATION; DATA REUSE; EFFICIENT;
D O I
10.1007/s11554-014-0430-1
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
A novel full search motion estimation co-processor architecture design is presented in this paper. The proposed architecture efficiently reuses search area data to minimize memory I/O while fully utilizing the hardware resources. A smart processing element (PE) and an efficient simple internal memory are the main components of the proposed co-processor. An efficient algorithm is used for loading both the current block and the search area inside the PE array. The search area data flow horizontally while the current block data are stationary. As a result, the speed of the co-processor is improved in terms of the throughput and the operating frequency compared to the state-of-the-art techniques. A smart local memory and PE design guarantees a simple and a regular data flow. The design of the local memory is implemented using only registers and a simple counter. This simplifies the design by avoiding the use of complicated addressing to write or read into/from the local memory. The proposed architecture is implemented using both the FPGA and the ASIC flow design tools. For a search range of 32 x 32 and block size of 16 x 16, the architecture can perform motion estimation for 30 fps of HDTV video at 350 MHz and easily outperforms many fast full search architectures.
引用
收藏
页码:633 / 644
页数:12
相关论文
共 50 条
  • [1] High performance architecture for real-time HDTV broadcasting
    Yasser Ismail
    Wael El-Medany
    Hessa Al-Junaid
    Ahmed Abdelgawad
    Journal of Real-Time Image Processing, 2016, 11 : 633 - 644
  • [2] Architecture for real-time HDTV video decoding
    Computer Engineering Dept., Santa Clara University, Santa Clara, CA 95053, United States
    Tamkang J. Sci. Eng., 2 (53-60):
  • [3] High performance real-time fusion architecture
    Fountain, G
    Drager, S
    PROCEEDINGS OF THE FIFTH INTERNATIONAL CONFERENCE ON INFORMATION FUSION, VOL II, 2002, : 1478 - 1485
  • [4] Memory performance optimizations for real-time software HDTV decoding
    Chen, H
    Li, K
    Wei, B
    IEEE INTERNATIONAL CONFERENCE ON MULTIMEDIA AND EXPO, VOL I AND II, PROCEEDINGS, 2002, : 305 - 308
  • [5] Memory Performance Optimizations For Real-Time Software HDTV Decoding
    Han Chen
    Kai Li
    Bin Wei
    Journal of VLSI signal processing systems for signal, image and video technology, 2005, 41 : 193 - 207
  • [6] Memory performance optimizations for real-time software HDTV decoding
    Chen, H
    Li, K
    Wei, B
    JOURNAL OF VLSI SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2005, 41 (02): : 193 - 207
  • [7] A high performance real-time Interferometry Sensor System Architecture
    Hussain, Tassadaq
    Amin, Saqib
    Zabit, Usman
    Bernal, Olivier D.
    Bosch, Thierry
    MICROPROCESSORS AND MICROSYSTEMS, 2019, 64 : 23 - 33
  • [8] A real-time HDTV video decoder
    Ling, N
    Wang, NT
    SIPS 2001: IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS: DESIGN AND IMPLEMENTATION, 2001, : 259 - 270
  • [9] SIGNAL PROCESSOR ARCHITECTURE FOR HIGH-PERFORMANCE REAL-TIME APPLICATIONS
    ISHSHALOM, J
    KAZANZIDES, P
    REAL-TIME SYSTEMS SYMPOSIUM, PROCEEDINGS, 1989, : 184 - 193
  • [10] A high-performance end system architecture for real-time CORBA
    Schmidt, DC
    Gokhale, AS
    Harrison, TH
    Parulkar, G
    IEEE COMMUNICATIONS MAGAZINE, 1997, 35 (02) : 72 - 77