Highly Parallel Writing Strategy Based on Diagonal-Gates-Connection 1T1R Arrays

被引:1
|
作者
Tong, Peiwen [1 ]
Wang, Wei [1 ]
Xu, Hui [1 ]
Sun, Yi [1 ]
Wang, Yongzhou [1 ]
Liu, Sen [1 ]
Zhang, Yufei [1 ]
Liao, Cen [1 ]
Chen, Changlin [1 ]
Li, Qingjiang [1 ]
机构
[1] Natl Univ Def Technol, Coll Elect Sci & Technol, Changsha 410073, Peoples R China
基金
中国国家自然科学基金;
关键词
Memristor; multivalued memory; one-MOSFET-one-memristor (1T1R) arrays; parallel operation; writing strategy; RRAM ARRAYS; OPTIMIZATION;
D O I
10.1109/TED.2022.3214794
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Large-scale memristor arrays with multivalued characteristics bring the gospel to applications such as non-volatile memory and neuromorphic computing. The memristor-accurate modulation often requires multiple SET and RESET operations. Nonetheless, the most mature one-MOSFET-one-memristor (1T1R) array cannot support SET and RESET operation at different devices parallelly, which limits the array writing speed. In this work, we build a diagonal-gates-connection (DGC) memristor array model based on the practical TiN/HfOx/TaOx/TiN 1T1R device. Within the DGC array, devices sharing the common slope word line (SWL) can be SET or RESET independently at the same time for each device having an independent bitline (BL) and source line (SL). Furthermore, a sliding-window acquisition (SWA) strategy is proposed to optimize the writing performance of the DGC 1T1R array. In the simulation of digital image storage, the writing efficiency of DGC array has been significantly improved by utilizing the new SWA strategy, which achieves two data level improvements compared to traditional 1T1R arrays. This work demonstrates that large-scale memristor arrays operating in parallel hold great promise for applications that rely on high writing speed.
引用
收藏
页码:6693 / 6698
页数:6
相关论文
共 50 条
  • [21] Ferroelectric tunnel memristor-based neuromorphic network with 1T1R crossbar architecture
    Wang, Zhaohao
    Zhao, Weisheng
    Kang, Wang
    Zhang, Youguang
    Klein, Jacques-Olivier
    Chappert, Claude
    [J]. PROCEEDINGS OF THE 2014 INTERNATIONAL JOINT CONFERENCE ON NEURAL NETWORKS (IJCNN), 2014, : 29 - 34
  • [22] Resistive switching characteristics of CMOS embedded HfO2-based 1T1R cells
    Walczyk, D.
    Walczyk, Ch.
    Schroeder, T.
    Bertaud, T.
    Sowinska, M.
    Lukosius, M.
    Fraschke, M.
    Tillack, B.
    Wenger, Ch.
    [J]. MICROELECTRONIC ENGINEERING, 2011, 88 (07) : 1133 - 1135
  • [23] Resisitive switching variability study on 1T1R AlOx/WOx-based RRAM array
    Jiao, Bin
    Deng, Ning
    Yu, Jie
    Bai, Yue
    Wu, Minghao
    Zhang, Ye
    Qian, He
    Wu, Huaqiang
    [J]. 2013 IEEE INTERNATIONAL CONFERENCE OF ELECTRON DEVICES AND SOLID-STATE CIRCUITS (EDSSC), 2013,
  • [24] Experimental Demonstration of Conversion-Based SNNs with 1T1R Mott Neurons for Neuromorphic Inference
    Zhang, Xumeng
    Wang, Zhongrui
    Song, Wenhao
    Midya, Rivu
    Zhuo, Ye
    Wang, Rui
    Rao, Mingyi
    Upadhyay, Navnidhi K.
    Xia, Qiangfei
    Yang, J. Joshua
    Liu, Qi
    Liu, Ming
    [J]. 2019 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2019,
  • [25] The Image Identification Application with HfO2-Based Replaceable 1T1R Neural Networks
    Lin, Jinfu
    Liu, Hongxia
    Wang, Shulong
    Wang, Dong
    Wu, Lei
    [J]. NANOMATERIALS, 2022, 12 (07)
  • [26] Effect of Resistance variability in Vector Matrix Multiplication operations of 1T1R ReRAM crossbar arrays using an Embedded test platform
    Solanki, Jeelka
    Pelton, Jacob
    Liehr, Maximilian
    Beckmann, Karsten
    Cady, Nathaniel
    [J]. 2023 IEEE 32ND MICROELECTRONICS DESIGN & TEST SYMPOSIUM, MDTS, 2023,
  • [27] Low-power RRAM Device based 1T1R Array Design with CNTFET as Access Device
    Zahoor, Furqan
    Zulkifli, Tun Zainal Azni
    Khanday, Farooq Ahmad
    Fida, Aabid Amin
    [J]. 2019 17TH IEEE STUDENT CONFERENCE ON RESEARCH AND DEVELOPMENT (SCORED), 2019, : 280 - 283
  • [28] High-Speed Memristor-Based Ripple Carry Adders in 1T1R Array Structure
    Fu, Xingzhi
    Li, Qingjiang
    Wang, Weihe
    Xu, Hui
    Wang, Yinan
    Wang, Wei
    Yu, Hongqi
    Li, Zhiwei
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2022, 69 (09) : 3889 - 3893
  • [29] Repeatable, accurate, and high speed multi-level programming of memristor 1T1R arrays for power efficient analog computing applications
    Merced-Grafals, Emmanuelle J.
    Davila, Noraica
    Ge, Ning
    Williams, R. Stanley
    Strachan, John Paul
    [J]. NANOTECHNOLOGY, 2016, 27 (36)
  • [30] An FPGA-Based Training System for a 1T1R Memristor Array With 500 nS Conductance Resolution Limit
    Li, Liujie
    Cheng, Chuantong
    Huang, Beiju
    Ding, Ke
    Li, Yuxin
    Guo, Ganggang
    [J]. IEEE ACCESS, 2023, 11 : 110750 - 110761