Hardware Complexity Reduction of LDPC-CC Decoders Based on Message-Passing Approaches

被引:0
|
作者
Ben Thameur, Hayfa [1 ]
Bouzouita, Chaima [1 ]
Khouja, Nadia [1 ]
Le Gal, Bertrand [2 ]
Tlili, Fethi [1 ]
Jego, Christophe [2 ]
机构
[1] Univ Carthage, GRESCOM Lab, SUPCOM, Tunis, Tunisia
[2] Bordeaux Univ, Bordeaux INP, CNRS, IMS,UMR 5218, Bordeaux, France
关键词
PROGRAMMABLE DECODER; CONVOLUTIONAL-CODES; ARCHITECTURE;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
LDPC convolutional codes (LDPC-CC) are a family of error-correcting codes (ECC) used in digital communication systems like the IEEE 1901 standard. High throughput and low complexity hardware architectures were designed for real time systems. In this article we demonstrate that an efficient selection of the message passing (MP) algorithm for LDPC-CC decoding improves the architecture features of related works. In fact, considering the LDPC-CC decoders proposed for the IEEE 1901 standard, we show that an appropriate Min-Sum approximation selection can significantly improve the error correction performance by 0.1 to 0.2 dB in terms of Bit Error Ratio. It can also reduce the hardware complexity by 10% to 20% with no impact on the Bit Error Ratio performance.
引用
下载
收藏
页码:679 / 684
页数:6
相关论文
共 50 条
  • [21] The Effect of Cycles on Binary Message-Passing Decoding of LDPC Codes
    Lechner, Gottfried
    2010 AUSTRALIAN COMMUNICATIONS THEORY WORKSHOP, 2010, : 43 - 47
  • [22] Communication Complexity Lower Bounds in Distributed Message-Passing
    Oshman, Rotem
    STRUCTURAL INFORMATION AND COMMUNICATION COMPLEXITY, SIROCCO 2014, 2014, 8576 : 14 - 17
  • [23] High Speed LDPC Decoder Design Based on General Overlapped Message-Passing Architecture
    Lin, Baihong
    Li, Qi
    Pei, Yukui
    Yin, Liuguo
    Lu, Jianhua
    2014 SIXTH INTERNATIONAL CONFERENCE ON UBIQUITOUS AND FUTURE NETWORKS (ICUFN 2014), 2014, : 454 - 459
  • [24] Efficient message-passing decoding of LDPC codes using vector-based messages
    Tjader, Mats
    Grimnell, Mikael
    Danev, Danyo
    Tullberg, Hugo M.
    2006 IEEE INTERNATIONAL SYMPOSIUM ON INFORMATION THEORY, VOLS 1-6, PROCEEDINGS, 2006, : 1713 - +
  • [25] Power-efficient LDPC decoder architecture based on accelerated message-passing schedule
    Shimizu, Kazunori
    Ishikawa, Tatsuyuki
    Togawa, Nozomu
    Ikenaga, Takeshi
    Goto, Satoshi
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2006, E89A (12) : 3602 - 3612
  • [26] Two Low-Complexity Reliability-Based Message-Passing Algorithms for Decoding Non-Binary LDPC Codes
    Chen, Chao-Yu
    Huang, Qin
    Chao, Chi-chao
    Lin, Shu
    IEEE TRANSACTIONS ON COMMUNICATIONS, 2010, 58 (11) : 3140 - 3147
  • [27] Nonbinary LDPC Codes Constructed Based on a Cyclic MDS Code and a Low-Complexity Nonbinary Message-Passing Decoding Algorithm
    Chen, Chao
    Bai, Baoming
    Wang, Xinmei
    Xu, Ming
    IEEE COMMUNICATIONS LETTERS, 2010, 14 (03) : 239 - 241
  • [28] A parallel LSI architecture for LDPC decoder improving message-passing schedule
    Shimizu, Kazunori
    Ishikawa, Tatsuyuki
    Togawa, Nozomu
    Ikenaga, Takeshi
    Gotot, Satoshi
    2006 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, PROCEEDINGS, 2006, : 5099 - +
  • [29] Sequential message-passing decoding of LDPC codes by partitioning check nodes
    Kim, Sunghwan
    Jang, Min-Ho
    No, Jong-Seon
    Hong, Song-Nam
    Shin, Dong-Joon
    IEEE TRANSACTIONS ON COMMUNICATIONS, 2008, 56 (07) : 1025 - 1031
  • [30] A Message-Passing Algorithm for Counting Short Cycles in Nonbinary LDPC Codes
    Cho, Sunghye
    Cheun, Kyungwhoon
    Yang, Kyeongcheol
    2018 IEEE INTERNATIONAL SYMPOSIUM ON INFORMATION THEORY (ISIT), 2018, : 486 - 490