A Production-worthy Fan-Out Solution - ASE FOCoS Chip Last

被引:24
|
作者
Fang, Jen-Kuang [1 ]
Huang, Min-Lung [1 ]
Tu, Hung-Jung [1 ]
Lu, Wen-Long [1 ]
Yang, Peng [1 ]
机构
[1] Adv Semicond Engn Inc, Corp R&D Ctr, Kaohsiung, Taiwan
关键词
Fan Out Chip on Substrate Chip Last; Panel Warpage Optimization; advanced Metrology Analyzer; Fine Line Re-Distribution Layer; Multi-Size mu bump Joint; PACKAGE; TECHNOLOGY;
D O I
10.1109/ECTC32862.2020.00055
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The 5th Generation (5G) wireless systems popularity will push the package development into a high performance and heterogeneous integration form. For high I/O density and high performance packages, the promising Fan Out Chip on Substrate (FOCoS) provides a solution to match Outsourced Semiconductor Assembly and Testing (OSAT) capability. FOCoS is identified the Fan Out (FO) package, which can flip chips on a ball grid array substrate, and FOCoS constructs from multi-chips with short distance between chip to chip by multi-chip system for interposer less structure, which has the potential for heterogeneous integration and functional chip in one package. Heterogeneous integration refers to the integration of separately manufactured components into a higher level assembly. In this study, the yield of the production over 99% and of FOCoS chip last package was presented. To reduce the wafer warpage effect, we used three dimensional finite element method (3D-FEM) and advanced Metrology Analyzer (aMA) can find the optimum thickness and Coefficient of Thermal Expansion (CTE) of the glass carrier. About FOCoS chip last device, large-size packages with 8 complex chips especially with fine line RDL and different size mu bump joint structures inside have been successfully developed. In reliability examination, the test vehicle also passed the JEDEC and IPC qualification, respectively. Finally, ASE has successfully established the FOCoS chip production line, and further developed it in a larger area, and higher integration complexity to meet the growing needs of the 5G era.
引用
收藏
页码:290 / 295
页数:6
相关论文
共 50 条
  • [1] Chip Last Fan-out Packaging for Millimeter Wave Application
    Lu, Hsin-Chia
    Wang, Yuan-Hong
    Leou, Jeng-Long
    Chan, Harrison
    Chen, Scott
    2016 IEEE 66TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2016, : 1303 - 1308
  • [2] Electrical, Thermal, and Mechanical Characterization of eWLB, Fully Molded Fan-Out Package, and Fan-Out Chip Last Package
    Shih, Mengkai
    Huang, Chih-Yi
    Chen, Tsan-Hsien
    Wang, Chen-Chao
    Tarng, David
    Hung, C. P.
    IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2019, 9 (09): : 1765 - 1775
  • [3] Mechanical and Thermal Characterization Analysis of Chip-last Fan-out Chip on Substrate
    Yin, Wei-Jie
    Lai, Wei-Hong
    Lu, Ying-Xu
    Chen, Karen Y. U.
    Huang, Hung-Hsien
    Chen, Tang-Yuan
    Kao, Chin-Li
    Hung, C. P.
    IEEE 72ND ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC 2022), 2022, : 1711 - 1719
  • [4] A Comparative Study of 2.5D and Fan-out Chip on Substrate : Chip First and Chip Last
    Lai, Wei-Hong
    Yang, Penny
    Hu, Ian
    Liao, Tse-Wei
    Chen, Karen Yu
    Tarng, David
    Hung, C. P.
    2020 IEEE 70TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC 2020), 2020, : 354 - 360
  • [5] Chip Last Fanout Chip on Substrate (FOCoS) Solution for Chiplets Integration
    Lee, Teck-Chong
    Yang, Shu-Han
    Wu, Hsin-Yi
    Lin, You-Jun
    IEEE 72ND ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC 2022), 2022, : 1970 - 1974
  • [6] Production-worthy full chip image-based verification
    Yu, Zongchang
    Zhang, Youping
    Xiao, Yanjun
    Li, Wanyu
    PHOTOMASK TECHNOLOGY 2007, PTS 1-3, 2007, 6730
  • [7] Embedded IPD Integration Solution for Large Chip Module Fan-Out Package
    Liao, Mark
    Wang, Long-Yuan
    Lin, Vito
    Shih, Teny
    Kang, Andrew
    Wang, Y. P.
    2024 25TH INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY, ICEPT, 2024,
  • [8] Comparative Study on Electrical Performance of eWLB, M-Series and Fan-Out Chip Last
    Huang, Chih-Yi
    Hsieh, Tsun-Lung
    Pan, Po-Chih
    Jhong, Ming-Fong
    Wang, Chen-Chao
    Hsieh, Sheng-Chi
    2018 IEEE 68TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC 2018), 2018, : 1324 - 1329
  • [9] Chip-Last HDFO ( High-Density Fan-Out ) Interposer-PoP
    Kim, Jae Yoon
    Kim, Kye Ryung
    Lee, Eun Young
    Hong, Sehwan
    Kim, JiHyun
    Ryu, Ji Yeon
    Lee, Jihun
    Hiner, David
    Do, Wonchul
    Khim, Jin Young
    IEEE 71ST ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC 2021), 2021, : 56 - 61
  • [10] Reliability of Chip-Last Fan-Out Panel-Level Packaging for Heterogeneous Integration
    Lau, John H.
    Ko, Cheng-Ta
    Peng, Chia-Yu
    Yang, Kai-Ming
    Xia, Tim
    Lin, Puru Bruce
    Chen, Jean-Jou
    Huang, Po-Chun
    Tseng, Tzvy-Jang
    Lin, Eagle
    Chang, Leo
    Lin, Curry
    Fan, Yan-Jun
    Liu, Hsing-Ning
    Lu, Winnie
    IEEE 71ST ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC 2021), 2021, : 359 - 364