Design and Implementation of an Efficient Flash-based SSD Architecture

被引:0
|
作者
Yan, Wei [1 ]
Wang, Xuguang [1 ]
Yu, Xujin [1 ]
机构
[1] Chinese Acad Sci, Suzhou Inst Nanotech & Nanobion, Solid State Storage Joint Lab, Suzhou 215123, Peoples R China
关键词
flash memory; scheduler; parallel execution; solid state disk; PARALLELISM;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Flash memory based solid-state disk (SSD) has shown a tremendous potential through its high performance. Recent studies mainly focus on the address mapping in the Flash Translation Layer (FTL) and improving the parallelism in the Flash Controller (FC). However, new feature of NAND flash have allowed the performance loss caused by technical limitations to be fully offset by optimize the timing budgets throughout systems. In this paper, an FPGA-based high-performance SSD architecture is proposed to maximize the parallelism of commands and data in chip-level and bus-level. Performance evaluation based on the FPGA-based SSD architecture demonstrates that the bandwidth in hybrid pattern can be more than 65 percent better than the best of comparable SSD.
引用
收藏
页码:79 / 83
页数:5
相关论文
共 50 条
  • [41] Flash-based ProASIC FPGAs
    Anon
    [J]. Electronic Product Design, 2001, 22 (08):
  • [42] Continuous Media (CM) Data Stream in Flash-based Solid State Disk (SSD) Storage Server
    Rahiman, A. R.
    Karim, Bazli
    [J]. PROCEEDINGS OF 2019 2ND INTERNATIONAL CONFERENCE ON COMMUNICATION ENGINEERING AND TECHNOLOGY (ICCET 2019), 2019, : 11 - 16
  • [43] An Efficient Mapping Table Management in NAND Flash-Based Mobile Computers
    Yang, Soo-Hyeon
    Ryu, Yeonseung
    [J]. COMPUTATIONAL SCIENCE AND ITS APPLICATIONS - ICCSA 2011, PT III, 2011, 6784 : 518 - 527
  • [44] Flag Commit: Supporting Efficient Transaction Recovery in Flash-Based DBMSs
    On, Sai Tung
    Xu, Jianliang
    Choi, Byron
    Hu, Haibo
    He, Bingsheng
    [J]. IEEE TRANSACTIONS ON KNOWLEDGE AND DATA ENGINEERING, 2012, 24 (09) : 1624 - 1639
  • [45] TBF: A Memory-Efficient Replacement Policy for Flash-based Caches
    Ungureanu, Cristian
    Debnath, Biplob
    Rago, Stephen
    Aranya, Akshat
    [J]. 2013 IEEE 29TH INTERNATIONAL CONFERENCE ON DATA ENGINEERING (ICDE), 2013, : 1117 - 1128
  • [46] NOR Flash-based Multilevel In-Memory-Searching Architecture for Approximate Computing
    Lin, Yu-Hsuan
    Tseng, Po-Hao
    Lee, Feng-Min
    Lee, Ming-Hsiu
    Hsieh, Chih-Chang
    Lee, Dai-Ying
    Wang, Keh-Chung
    Lu, Chih-Yuan
    [J]. 2022 14TH IEEE INTERNATIONAL MEMORY WORKSHOP (IMW 2022), 2022, : 89 - 92
  • [47] Implementation and verification of different ECC mitigation designs for BRAMs in flash-based FPGAs
    杨振雷
    王晓辉
    张战刚
    刘杰
    苏弘
    [J]. Chinese Physics C, 2016, (04) : 83 - 91
  • [48] Implementation and verification of different ECC mitigation designs for BRAMs in flash-based FPGAs
    杨振雷
    王晓辉
    张战刚
    刘杰
    苏弘
    [J]. Chinese Physics C, 2016, 40 (04) : 83 - 91
  • [49] Implementation and verification of different ECC mitigation designs for BRAMs in flash-based FPGAs
    Yang, Zhen-Lei
    Wang, Xiao-Hui
    Zhang, Zhan-Gang
    Liu, Jie
    Su, Hong
    [J]. CHINESE PHYSICS C, 2016, 40 (04)
  • [50] Implementation and characterization of flash-based hardware security primitives for cryptographic key generation
    Oh, Mi-Kyung
    Lee, Sangjae
    Kang, Yousung
    Choi, Dooho
    [J]. ETRI JOURNAL, 2023, 45 (02) : 346 - 357