FPGA based SHEPWM Switching Scheme for Single Phase Cascaded H-Bridge Multi-Level Inverter

被引:0
|
作者
Jawahar, M. R. [1 ]
Kumar, V. Ajay [1 ]
Moorthi, S. [1 ]
Selvan, M. P. [1 ]
机构
[1] Natl Inst Technol, Dept Elect & Elect Engn, Hybrid Elect Syst Lab, Tiruchirappalli, Tamil Nadu, India
关键词
Multi-Level Inverter (MLI); Total Harmonic Distortion (THD); FPGA; Selective Harmonic Elimination (SHE);
D O I
暂无
中图分类号
TE [石油、天然气工业]; TK [能源与动力工程];
学科分类号
0807 ; 0820 ;
摘要
The aim of the present work is to develop and realize an appropriate switching scheme for different levels of multi-level inverter (MLI) with an intention to reduce the level of harmonics. Selective harmonie elimination pulsewidth modulation (SHEPWM) switching scheme is implemented using field programmable gate array (FPGA) which is an effective digital controller for power electronic applications. FPGAs also provide extensive flexibility in change of bit-widths and parallel processing at instructionlevel. The proposed switching sehe me is tested with the developed experimental set-up consisting of a set of five H-bridge inverters containing twenty switches (for 11-level) that are switched using the pulses generated from FPGA. The experimental results for different levels of inverter with resistive load are reported along with the percentage total harmonie distortion (% THD) values and are compared with the theoretical calculation.
引用
收藏
页数:6
相关论文
共 50 条
  • [31] Hybrid thirteen level cascaded H-bridge inverter
    Dmitry Baimel
    Raul Rabinovici
    Saad Tapuchi
    [J]. Electrical Engineering, 2016, 98 : 207 - 217
  • [32] Hybrid thirteen level cascaded H-bridge inverter
    Baimel, Dmitry
    Rabinovici, Raul
    Tapuchi, Saad
    [J]. ELECTRICAL ENGINEERING, 2016, 98 (03) : 207 - 217
  • [33] SINGLE SOURCE 31-LEVEL CASCADED H-BRIDGE MULTILEVEL INVERTER
    Gopika, R.
    Sankar, Deepa
    Jose, Priya
    [J]. PROCEEDINGS OF THE 2018 SECOND INTERNATIONAL CONFERENCE ON INVENTIVE COMMUNICATION AND COMPUTATIONAL TECHNOLOGIES (ICICCT), 2018,
  • [34] Asymmetrical Cascaded H-Bridge 41 Level Inverter with Single PV system
    Selvaperumal, S.
    Sundari, M. S. Sivagama
    Subramanian, Siva K.
    [J]. 2018 IEEE INTERNATIONAL CONFERENCE ON COMPUTATIONAL INTELLIGENCE AND COMPUTING RESEARCH (IEEE ICCIC 2018), 2018, : 93 - 99
  • [35] A new multi-level inverter with reduced number of switches based on modified H-bridge
    Annamalai, T.
    Udhayakumar, K.
    [J]. International Journal of Power Electronics, 2019, 10 (1-2) : 49 - 64
  • [36] Control and Modulation Scheme for a Cascaded H-Bridge Multi-Level Converter in Large Scale Photovoltaic Systems
    Townsend, C. D.
    Summers, T. J.
    Betz, R. E.
    [J]. 2012 IEEE ENERGY CONVERSION CONGRESS AND EXPOSITION (ECCE), 2012, : 3707 - 3714
  • [37] Selective Harmonic Mitigation Based on Closest Level Modulation Scheme for Cascaded H-Bridge Multilevel Inverter
    Zaid, Mohammad
    Sarwar, Adil
    Tayyab, Mohammad
    Iqbal, Atif
    Bakhsh, Farhad Ilahi
    Baghel, Anshul
    [J]. ELECTRIC POWER COMPONENTS AND SYSTEMS, 2023,
  • [38] Cascaded Multilevel Inverter Topology Based on Cascaded H-Bridge Multilevel Inverter
    Noman, Abdullah M.
    Al-Shamma'a, Abdullrahman A.
    Addoweesh, Khaled E.
    Alabduljabbar, Ayman A.
    Alolah, Abdulrahman I.
    [J]. ENERGIES, 2018, 11 (04)
  • [39] Design of a Cascaded H-Bridge Multi-level Inverter with Hot Swappable Capability for Battery Energy Storage Systems
    Jheng, Jin-Jhan
    Shih, Min-Fu
    Lo, Kuo-Yuan
    [J]. 2016 IEEE 8TH INTERNATIONAL POWER ELECTRONICS AND MOTION CONTROL CONFERENCE (IPEMC-ECCE ASIA), 2016,
  • [40] Implementation of Single Phase Cascaded H-Bridge Nine Level Inverter and Simulation Study with PI Controller
    Kumar, K. Sathish
    Edward, J. Belwin
    Chimonyo, Kudzai
    Rushambwa, Munyaradzi C.
    [J]. 2018 INTERNATIONAL CONFERENCE ON SMART GRID AND CLEAN ENERGY TECHNOLOGIES (ICSGCE), 2018, : 228 - 233