Characteristics of self-aligned gate-first Ge p- and n-channel MOSFETs using CVD HfO2 gate dielectric and Si surface passivation

被引:25
|
作者
Wu, Nan
Zhang, Qingchun
Balasubramanian, N.
Chan, Daniel S. H.
Zhu, Chunxiang
机构
[1] Natl Univ Singapore, Dept Elect & Comp Engn, Silicon Nano Device Lab, Singapore 119260, Singapore
[2] Inst Microelect, Singapore 117685, Singapore
关键词
bias temperature instability (BTI); charge trapping; HfO2; germanium; high-kappa gate dielectrics; MOSFET;
D O I
10.1109/TED.2007.892358
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The electrical properties of p- and n-MOS devices fabricated on germanium with metal-organic chemical-vapor-deposition HfO2 as gate dielectric and silicon passivation (SP) as surface treatment are extensively investigated. Surface treatment prior to high-kappa deposition is critical to achieve small gate leakage currents as well as small equivalent oxide thicknesses. The SP provides improved interface quality compared to the treatment of surface nitridation, particularly for the gate stacks on p-type substrate. Both Ge p- and n-MOSFETs with HfO2 gate dielectrics are demonstrated with SP. The measured hole mobility is 82% higher than that of the universal SiO2/Si system at high electric field (similar to 0.6 MV/cm), and about 61% improvement in peak electron mobility of Ge n-channel MOSFET over the CVD HfO2/Si System was achieved. Finally, bias temperature-instability (BTI) degradation of Ge MOSFETs is characterized in comparison with the silicon control devices. Less negative BTI degradation is observed in the Ge SP p-MOSFET than the silicon control devices due to the larger valence-band offset, while larger positive BTI degradation in the Ge SP n-MOSFET than the silicon control is characterized probably due to the low-processing temperature during the device fabrication.
引用
收藏
页码:733 / 741
页数:9
相关论文
共 50 条
  • [41] Surface NH3 anneal on strained Si0.5Ge0.5 for metal-oxide-semiconductor applications with HfO2 as gate dielectric
    Huang, JD
    Wu, N
    Zhang, QC
    Zhu, CX
    Li, MF
    Tay, AAO
    Cheng, ZY
    Leitz, CW
    Lochtefeld, A
    APPLIED PHYSICS LETTERS, 2006, 88 (14)
  • [42] Improved electrical properties of Ge metal-oxide-semiconductor devices with HfO2 gate dielectrics using an ultrathin GeSnOx film as the surface passivation layer
    Zhao, Mei
    Liang, Renrong
    Wang, Jing
    Xu, Jun
    APPLIED PHYSICS LETTERS, 2013, 102 (14)
  • [43] Demonstration of enhancement-mode p- and n-channel GaAs MOSFETs with Ga2O3(Gd2O3) as gate oxide
    Lucent Technologies, Murray Hill, United States
    Solid State Electron, 11 (1751-1753):
  • [44] Fabrication and Negative Bias Temperature Instability (NBTI) Study on Ge0.97Sn0.03 P-MOSFETs with Si2H6 Passivation and HfO2 High-k and TaN Metal Gate
    Gong, Xiao
    Su, Shaojian
    Liu, Bin
    Wang, Lanxiang
    Wang, Wei
    Yang, Yue
    Cheng, Ran
    Kong, Eugene
    Cheng, Buwen
    Han, Genquan
    Yeo, Yee-Chia
    SIGE, GE, AND RELATED COMPOUNDS 5: MATERIALS, PROCESSING, AND DEVICES, 2012, 50 (09): : 949 - 956
  • [45] Self-aligned n-channel metal-oxide-semiconductor field effect transistor on high-indium-content In0.53Ga0.47As and InP using physical vapor deposition HfO2 and silicon interface passivation layer
    Ok, InJo
    Kim, H.
    Zhang, M.
    Zhu, F.
    Park, S.
    Yum, J.
    Zhao, H.
    Garcia, Domingo
    Majhi, Prashant
    Goel, N.
    Tsai, W.
    Gaspe, C. K.
    Santos, M. B.
    Lee, Jack C.
    APPLIED PHYSICS LETTERS, 2008, 92 (20)
  • [46] Implementing TiO2 as gate dielectric for Ge-channel complementary metal-oxide-semiconductor devices by using HfO2/GeO2 interlayer
    Xie, Qi
    Deduytsche, Davy
    Schaekers, Marc
    Caymax, Matty
    Delabie, Annelies
    Qu, Xin-Ping
    Detavernier, Christophe
    APPLIED PHYSICS LETTERS, 2010, 97 (11)
  • [47] GaAs p- and n-MOS devices integrated with novel passivation (plasma nitridation and AIN-surface passivation) techniques and ALD-HfO2/TaN gate stack
    Gao, Fei
    Lee, S. J.
    Li, Rui
    Whang, S. J.
    Balakumar, S.
    Chi, D. Z.
    Kean, Chia Ching
    Vicknesh, S.
    Tung, C. H.
    Kwong, D. -L.
    2006 INTERNATIONAL ELECTRON DEVICES MEETING, VOLS 1 AND 2, 2006, : 583 - +
  • [48] Low-frequency noise in Si0.7Ge0.3 surface channel pMOSFETs with ALD HfO2/Al2O3 gate dielectrics
    von Haartman, M
    Wu, D
    Malm, BG
    Hellström, PE
    Zhang, SL
    Östling, M
    SOLID-STATE ELECTRONICS, 2004, 48 (12) : 2271 - 2275
  • [49] IMPROVED DEVICE PERFORMANCE AND RELIABILITY OF N-CHANNEL AND P-CHANNEL MOSFETS WITH ULTRATHIN GATE OXIDES PREPARED BY CONVENTIONAL FURNACE OXIDATION OF SI IN PURE N2O AMBIENT
    LO, GQ
    TING, W
    AHN, J
    KWONG, DL
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 1991, 38 (12) : 2710 - 2711
  • [50] High-performance gate-all-around GeOI p-MOSFETs fabricated by rapid melt growth using plasma nitridation and ALD Al2O3 gate dielectric and self-aligned NiGe contacts
    Feng, Jia
    Thareja, Gaurav
    Kobayashi, Masaharu
    Chen, Shulu
    Poon, Andrew
    Bai, Yuri
    Griffin, Peter B.
    Wong, Simon S.
    Nishi, Yoshio
    Plummer, James D.
    IEEE ELECTRON DEVICE LETTERS, 2008, 29 (07) : 805 - 807