Implementation of RNS-based distributed arithmetic discrete wavelet transform architectures using field-programmable logic

被引:7
|
作者
Ramírez, J
García, A
Meyer-Bäse, U
Taylor, F
Lloris, A
机构
[1] Univ Granada, Dept Elect & Tecnol Comp, E-18071 Granada, Spain
[2] FAMU FSU Coll Engn, Dept Elect & Comp Engn, Tallahassee, FL 32310 USA
[3] Univ Florida, High Speed Digital Architecture Lab, Gainesville, FL 32611 USA
关键词
field-programmable logic; residue number system; distributed arithmetic; discrete wavelet transform; digital signal processing;
D O I
10.1023/A:1021158221825
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Currently there are design barriers inhibiting the implementation of high-precision digital signal processing (DSP) objects with field programmable logic (FPL) devices. This paper explores overcoming these barriers by fusing together the popular distributed arithmetic (DA) method with the residue number system (RNS) for use in FPL-centric designs. The new design paradigm is studied in the context of a high-performance filter bank and a discrete wavelet transform (DWT). The proposed design paradigm is facilitated by a new RNS accumulator structure based on a carry save adder (CSA). The reported methodology also introduces a polyphase filter structure that results in a reduced look-up table (LUT) budget. The 2C-DA and RNS-DA are compared, in the context of a FPL implementation strategy, using a discrete wavelet transform ( DWT) filter bank as a common design theme. The results show that the RNS-DA, compared to a traditional 2C-DA design, enjoys a performance advantage that increases with precision (wordlength).
引用
收藏
页码:171 / 190
页数:20
相关论文
共 43 条