A 1-GS/s, 12-b, Single-Channel Pipelined ADC With Dead-Zone-Degenerated Ring Amplifiers

被引:55
|
作者
Lagos, Jorge [1 ,2 ]
Hershberg, Benjamin [1 ]
Martens, Ewout [1 ]
Wambacq, Piet [1 ,2 ]
Craninckx, Jan [1 ]
机构
[1] IMEC, B-3001 Leuven, Belgium
[2] Vrije Univ Brussel, Dept Elect & Informat ETRO, B-1050 Brussels, Belgium
关键词
Bias enhancement; gain boosting; pipelined ADC; ring amplifier; ringamp; single-channel;
D O I
10.1109/JSSC.2018.2889680
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Ring amplification has recently been shown capable of simultaneously achieving high linearity and high bandwidth (BW) in low-voltage, deep nanoscale CMOS processes, while retaining good power efficiency. In these processes, the low but very flat open-loop (OL) gain versus output voltage characteristic of the ring amplifier can be exploited, together with its high BW, to overcome the low intrinsic gain limitations that otherwise mandate the use of power-consuming analog circuits and complex digital calibration. Within this context, this paper introduces the techniques of dead-zone degeneration (DZD) and second-stage bias enhancement to further extend the linearity and speed limits of the ring amplifier, respectively. These techniques are applied to a 12-b, 1-GS/s, single-channel pipelined ADC implemented in a 28-nm planar CMOS process, which achieves 56.6-dB SNDR and 73.1-dB SFDR while consuming 24.8 mW from a single 0.9-V supply, resulting in Schreier and Walden figure-of-merit (FoM) values of 159.6 dB and 45 fJ/conv.-step, respectively.
引用
收藏
页码:646 / 658
页数:13
相关论文
共 38 条
  • [21] A 10-mW 10-ENoB 1-GS/s Ring-Amp-Based Pipelined TI-SAR ADC With Split MDAC and Switched Reference Decoupling Capacitor
    Zhan, Mingtao
    Jie, Lu
    Zhong, Yi
    Sun, Nan
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2023, 58 (12) : 3576 - 3585
  • [22] A 28 nm 2 GS/s 5-b Single-channel SAR ADC with gm-boosted Strong ARM Comparator
    Cenci, Pierluigi
    Bolatkale, Muhammed
    Rutten, Robert
    Lassche, Gerard
    Makinwa, Kofi
    Breems, Lucien
    ESSCIRC 2017 - 43RD IEEE EUROPEAN SOLID STATE CIRCUITS CONFERENCE, 2017, : 171 - 174
  • [23] A 10-b 900-MS/s Single-Channel Pipelined-SAR ADC Using Current-Mode Reference Scaling
    Cho, Kang-Il
    Kim, Ho-Jin
    Boo, Jun-Ho
    Kwak, Yong-Sik
    Park, Jun-Sang
    Lee, Seung-Hoon
    Ahn, Gil-Cho
    2020 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE (A-SSCC), 2020,
  • [24] Low-power 6-bit 1-GS/s two-channel pipeline ADC with open-loop amplification using amplifiers with local-feedback
    Galhardo, A.
    Goes, J.
    Paulino, N.
    PROCEEDINGS OF 2008 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-10, 2008, : 2258 - +
  • [25] A 14b 500 MS/s Single-Channel Pipelined-SAR ADC With Reference Ripple Mitigation Techniques and Adaptively Biased Floating Inverter Amplifier
    Jiang, Wenning
    Zhu, Yan
    Chen, Chixiao
    Xu, Hao
    Liu, Qi
    Liu, Ming
    Martins, Rui P.
    Chan, Chi-Hang
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2023, 58 (10) : 2709 - 2721
  • [26] A 7.6mW 1GS/s 60dB SNDR Single-Channel SAR-Assisted Pipelined ADC with Temperature-Compensated Dynamic Gm-R-Based Amplifier
    Jiang, Wenning
    Zhu, Yan
    Zhang, Minglei
    Chan, Chi-Hang
    Martins, Rui P.
    2019 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE (ISSCC), 2019, 62 : 60 - +
  • [27] A 0.065-mm2 19.8-mW Single-Channel Calibration-Free 12-b 600-MS/s ADC in 28-nm UTBB FD-SOI Using FBB
    Kumar, Ashish
    Debnath, Chandrajit
    Singh, Pratap Narayan
    Bhatia, Vivek
    Chaudhary, Shivani
    Jain, Vigyan
    Le Tual, Stephane
    Malik, Rakesh
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2017, 52 (07) : 1927 - 1939
  • [28] A 3.1 mW 8b 1.2 GS/s Single-Channel Asynchronous SAR ADC With Alternate Comparators for Enhanced Speed in 32 nm Digital SOI CMOS
    Kull, Lukas
    Toifl, Thomas
    Schmatz, Martin
    Francese, Pier Andrea
    Menolfi, Christian
    Braendli, Matthias
    Kossel, Marcel
    Morf, Thomas
    Andersen, Toke Meyer
    Leblebici, Yusuf
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2013, 48 (12) : 3049 - 3058
  • [29] A 12b 1GS/s Pipelined ADC with Digital Background Calibration of Inter-stage Gain, Capacitor Mismatch, and Kick-back Errors
    Gu, Mingyang
    Zhong, Yi
    Jie, Lu
    Sun, Nan
    IEEE 49TH EUROPEAN SOLID STATE CIRCUITS CONFERENCE, ESSCIRC 2023, 2023, : 329 - 332
  • [30] A Non-Interleaved 12-b 330-MS/s Pipelined-SAR ADC With PVT-Stabilized Dynamic Amplifier Achieving Sub-1-dB SNDR Variation
    Huang, Hai
    Xu, Hongda
    Elies, Brian
    Chiu, Yun
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2017, 52 (12) : 3235 - 3247