FFT compiler techniques

被引:0
|
作者
Kral, S [1 ]
Franchetti, F [1 ]
Lorenz, J [1 ]
Ueberhuber, CW [1 ]
Wurzinger, P [1 ]
机构
[1] Vienna Univ Technol, Inst Anal & Sci Comp, A-1040 Vienna, Austria
来源
关键词
D O I
暂无
中图分类号
TP31 [计算机软件];
学科分类号
081202 ; 0835 ;
摘要
This paper presents compiler technology that targets general purpose microprocessors augmented with SIMD execution units for exploiting data level parallelism. Numerical applications are accelerated by automatically vectorizing blocks of straight line code to be run on processors featuring two-way short vector SIMD extensions like Intel's SSE 2 on Pentium 4, SSE 3 on Intel Prescott, AMD's 3DNow!, and IBM's SIMD operations implemented on the new processors of the BlueGene/L supercomputer. The paper introduces a special compiler backend for Intel P4's SSE 2 and AMD's 3DNow! which is able (i) to exploit particular properties of FFT code, (ii) to generate optimized address computation, and (iii) to perform specialized register allocation and instruction scheduling. Experiments show that the automatic SIMD vectorization techniques of this paper enable performance of hand optimized code for key benchmarks. The newly developed methods have been integrated into the codelet generator of FFTW and successfully vectorized complicated code like real-to-halfcomplex non-power of two FFT kernels. The floating-point performance of FFTW's scalar version has been more than doubled, resulting in the fastest FFT implementation to date.
引用
收藏
页码:217 / 231
页数:15
相关论文
共 50 条
  • [21] Multistep Attacks Extraction Using Compiler Techniques
    Al-Mamory, Safaa O.
    Zhang Honghi
    [J]. 2008 INTERNATIONAL CONFERENCE ON HIGH PERFORMANCE SWITCHING AND ROUTING (HPSR), 2008, : 97 - 102
  • [22] A Survey of Modeling Techniques used in Compiler Design and Implementation
    Kalyur, Sesha
    Nagaraja, G. S.
    [J]. 2016 INTERNATIONAL CONFERENCE ON COMPUTATION SYSTEM AND INFORMATION TECHNOLOGY FOR SUSTAINABLE SOLUTIONS (CSITSS), 2016, : 355 - 358
  • [23] Using compiler optimization techniques to detect equivalent mutants
    Offutt, A.Jefferson
    Craft, W.Michael
    [J]. Software Testing Verification and Reliability, 1994, 4 (03) : 131 - 154
  • [24] Safe Parallelism: Compiler Analysis Techniques for Ada and OpenMP
    Royuela, Sara
    Martorell, Xavier
    Quinones, Eduardo
    Pinho, Luis Miguel
    [J]. RELIABLE SOFTWARE TECHNOLOGIES - ADA-EUROPE 2018, 2018, 10873 : 141 - 157
  • [25] Compiler Techniques for Massively Scalable Implicit Task Parallelism
    Armstrong, Timothy G.
    Wozniak, Justin M.
    Wilde, Michael
    Foster, Ian T.
    [J]. SC14: INTERNATIONAL CONFERENCE FOR HIGH PERFORMANCE COMPUTING, NETWORKING, STORAGE AND ANALYSIS, 2014, : 299 - 310
  • [26] Compiler and runtime techniques for software transactional memory optimization
    Wu, Peng
    Michael, Maged M.
    von Praun, Christoph
    Nakalke, Takuya
    Bordawekar, Rajesh
    Cain, Harold W.
    Cascaval, Calin
    Chatterjee, Siddhartha
    Chiras, Stefame
    Hou, Rui
    Mergen, Mark
    Shen, Xiaowei
    Spear, Michael F.
    Wang, Hua Yong
    Wang, Kun
    [J]. CONCURRENCY AND COMPUTATION-PRACTICE & EXPERIENCE, 2009, 21 (01): : 7 - 23
  • [27] Using Compiler Techniques to Improve Automatic Performance Modeling
    Bhattacharyya, Arnamoy
    Kwasniewski, Grzegorz
    Hoefler, Torsten
    [J]. 2015 INTERNATIONAL CONFERENCE ON PARALLEL ARCHITECTURE AND COMPILATION (PACT), 2015, : 468 - 479
  • [28] Compiler Techniques for the Superthreaded Architectures1, 2
    Jenn-Yuan Tsai
    Zhenzhen Jiang
    Pen-Chung Yew
    [J]. International Journal of Parallel Programming, 1999, 27 : 1 - 19
  • [29] Compiler techniques for work distribution of recursive, multithreaded functions
    Zoppetti, GM
    Agrawal, G
    [J]. CIC'2000: PROCEEDINGS OF THE INTERNATIONAL CONFERENCE ON COMMUNICATIONS IN COMPUTING, 2000, : 71 - 77
  • [30] SORTING NONREDUNDANT FILES - TECHNIQUES USED IN THE FACT COMPILER
    GLORE, JB
    [J]. COMMUNICATIONS OF THE ACM, 1963, 6 (05) : 231 - 240