Trace-driven system-level power evaluation of system-on-a-chip peripheral cores

被引:0
|
作者
Givargis, TD [1 ]
Vahid, F [1 ]
Henkel, J [1 ]
机构
[1] Univ Calif Riverside, Dept Comp Sci & Engn, Riverside, CA 92521 USA
关键词
system-on-a-chip; low power system design; intellectual property; cores; system-level modeling; parameterized architectures;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Our earlier work for fast evaluation of power consumption of general cores in a system-on-a-chip described techniques that involved isolating high-level instructions of a core. measuring gate-level power consumption per instruction, and then annotating a system-level simulation model with the obtained data. In this work, we describe a method for speeding up the evaluation further, through the use of instruction traces and trace simulators for every core, nor just microprocessor cores. Our method shows noticeable speedups at an acceptable loss of accuracy, We show that reducing trace sizes can speed up the method even further. The speedups allow for more extensive system-level power exploration and hence better optimization.
引用
收藏
页码:306 / 311
页数:6
相关论文
共 50 条
  • [1] Instruction-based system-level power evaluation of system-on-a-chip peripheral cores
    Givargis, T
    Vahid, F
    Henkel, J
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2002, 10 (06) : 856 - 863
  • [2] Instruction-based system-level power evaluation of system-on-a-chip peripheral cores
    Givargis, TD
    Vahid, F
    Henkel, J
    [J]. 13TH INTERNATIONAL SYMPOSIUM ON SYSTEM SYNTHESIS, PROCEEDINGS, 2000, : 163 - 169
  • [3] System-level power management for system-on-a-chip -based mobile devices
    Choi, J.
    Cha, H.
    [J]. IET COMPUTERS AND DIGITAL TECHNIQUES, 2010, 4 (05): : 400 - 409
  • [4] TRACE-DRIVEN SYSTEM MODELING
    CHENG, PS
    [J]. IBM SYSTEMS JOURNAL, 1969, 8 (04) : 280 - &
  • [5] Sharing BIST with multiple cores for system-on-a-chip
    Liang, HG
    Jiang, CY
    [J]. ATS 2003: 12TH ASIAN TEST SYMPOSIUM, PROCEEDINGS, 2003, : 418 - 423
  • [6] Design for consecutive transparency of cores in system-on-a-chip
    Yoneda, T
    Fujiwara, H
    [J]. 21ST IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 2003, : 287 - 292
  • [7] Using VHDL cores in system-on-a-chip developments
    Habinc, S
    [J]. ESCCON 2000: EUROPEAN SPACE COMPONENTS CONFERENCE, PROCEEDINGS, 2000, 439 : 159 - 166
  • [8] System-level exploration for Pareto-optimal configurations in parameterized system-on-a-chip (December 2002)
    Givargis, T
    Vahid, F
    Henkel, J
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2002, 10 (04) : 416 - 422
  • [9] Instruction-level DFT for testing processor and IP cores in system-on-a-chip
    Lai, WC
    Cheng, KT
    [J]. 38TH DESIGN AUTOMATION CONFERENCE PROCEEDINGS 2001, 2001, : 59 - 64
  • [10] System-level power evaluation metrics
    Fornaciari, W
    Gubian, P
    Sciuto, D
    Silvano, C
    [J]. SECOND ANNUAL IEEE INTERNATIONAL CONFERENCE ON INNOVATIVE SYSTEMS IN SILICON, 1997 PROCEEDINGS, 1997, : 323 - 330