Design of delay-verifiable combinational logic by adding extra inputs

被引:0
|
作者
Yu, XM
Min, YH
机构
关键词
delay testing; design for testability; robust delay testable; validatable non-robust testable; delay-verifiable;
D O I
10.1109/ATS.1997.643979
中图分类号
TP39 [计算机的应用];
学科分类号
081203 ; 0835 ;
摘要
Correct operation of logic circuits requires not only the functional correctness, but also the correctness of temporal behavior. This paper deals with the problem of delay testability of two-level circuits through adding extra inputs. A design of delay-verifiable combinational logic by adding extra inputs is proposed, and a synthesis procedure is given. Experimental results show that the hardware overhead is about 1/3 of that of the methods proposed in [2],[3], which aim at robust testable or VNR testable circuits. In fact, it is good enough to guarantee delay verifiability to satisfy the requirement of temporal correctness.
引用
收藏
页码:332 / 336
页数:5
相关论文
共 50 条
  • [21] DESIGN OF FAULT DIAGNOSTIC NETWORKS FOR COMBINATIONAL LOGIC CIRCUITS
    PALIT, A
    GUPTA, AS
    BASU, MS
    CHOUDHURY, AK
    [J]. INTERNATIONAL JOURNAL OF ELECTRONICS, 1975, 38 (01) : 25 - 32
  • [22] Design of memristor-based combinational logic circuits
    Tao, Zeheng
    Wang, Lei
    Sun, Chuanyang
    Wan, Xiang
    Liu, Xiaoyan
    Cai, Zhikuang
    Lian, Xiaojuan
    [J]. IEICE ELECTRONICS EXPRESS, 2024, 21 (03):
  • [23] Design and training for combinational neural-logic systems
    Lam, H. K.
    Leung, Frank H. F.
    [J]. IEEE TRANSACTIONS ON INDUSTRIAL ELECTRONICS, 2007, 54 (01) : 612 - 619
  • [24] Design of Combinational Logic Training System Using FPGA
    Sothong, Sujittra
    Chayratsami, Pornpimon
    [J]. 2010 IEEE FRONTIERS IN EDUCATION CONFERENCE (FIE), 2010,
  • [25] Design of Memristor-Based Combinational Logic Circuits
    Liu, Gongzhi
    Shen, Shuhang
    Jin, Peipei
    Wang, Guangyi
    Liang, Yan
    [J]. CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2021, 40 (12) : 5825 - 5846
  • [26] Ant colony system for the design of combinational logic circuits
    Coello, CAC
    Zavala, RL
    García, BM
    Aguirre, AH
    [J]. EVOLVABLE SYSTEMS: FROM BIOLOGY TO HARDWARE, PROCEEDINGS, 2000, 1801 : 21 - 30
  • [27] Multiobjective simulated annealing for design of combinational logic circuits
    He, Guoliang
    Li, Yuanxiang
    Wang, Xuan
    Zhang, Wei
    Dai, Zhifeng
    [J]. WCICA 2006: SIXTH WORLD CONGRESS ON INTELLIGENT CONTROL AND AUTOMATION, VOLS 1-12, CONFERENCE PROCEEDINGS, 2006, : 3481 - +
  • [28] On the Use of Evolutionary Programming for Combinational Logic Circuits Design
    Contreras-Cruz, Marco A.
    Ayala-Ramirez, Victor
    Alvarado-Velazco, Paola B.
    [J]. PROGRESS IN PATTERN RECOGNITION IMAGE ANALYSIS, COMPUTER VISION, AND APPLICATIONS, CIARP 2014, 2014, 8827 : 191 - 198
  • [29] Design of Memristor-Based Combinational Logic Circuits
    Gongzhi Liu
    Shuhang Shen
    Peipei Jin
    Guangyi Wang
    Yan Liang
    [J]. Circuits, Systems, and Signal Processing, 2021, 40 : 5825 - 5846
  • [30] DESIGN OF ROBUSTLY TESTABLE COMBINATIONAL LOGIC-CIRCUITS
    KUNDU, S
    REDDY, SM
    JHA, NK
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1991, 10 (08) : 1036 - 1048