Fast and Accurate SER Estimation for Large Combinational Blocks in Early Stages of the Design

被引:4
|
作者
Anglada, Marti [1 ]
Canal, Ramon [1 ]
Aragon, Juan L. [2 ]
Gonzalez, Antonio [1 ]
机构
[1] Univ Politecn Cataluna, Dept Arquitectura Comp, C Jordi Girona 1-3, Barcelona 08034, Spain
[2] Univ Murcia, Comp Engn Dept, Campus Espinardo, Murcia 30100, Spain
来源
关键词
Circuit faults; Logic gates; Estimation; Integrated circuit modeling; Computational modeling; Transient analysis; Timing; Combinational logic; microprocessor; reliability; soft errors; RELIABILITY EVALUATION; ESTIMATING SIGNAL; FAULT INJECTION; MONTE-CARLO; ERROR; LOGIC; ENHANCEMENT; ALGORITHM;
D O I
10.1109/TSUSC.2018.2886640
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Soft Error Rate (SER) estimation is an important challenge for integrated circuits because of the increased vulnerability brought by technology scaling. This paper presents a methodology to estimate in early stages of the design the susceptibility of combinational circuits to particle strikes. In the core of the framework lies MASkIt, a novel approach that combines signal probabilities with technology characterization to swiftly compute the logical, electrical, and timing masking effects of the circuit under study taking into account all input combinations and pulse widths at once. Signal probabilities are estimated applying a new hybrid approach that integrates heuristics along with selective simulation of reconvergent subnetworks. The experimental results validate our proposed technique, showing a speedup of two orders of magnitude in comparison with traditional fault injection estimation with an average estimation error of 5 percent. Finally, we analyze the vulnerability of the Decoder, Scheduler, ALU, and FPU of an out-of-order, superscalar processor design.
引用
下载
收藏
页码:427 / 440
页数:14
相关论文
共 32 条
  • [1] A fast and accurate delay dependent method for switching estimation of large combinational circuits
    Theoharis, S
    Theodoridis, G
    Soudris, D
    Goutis, C
    Thanailakis, A
    JOURNAL OF SYSTEMS ARCHITECTURE, 2002, 48 (4-5) : 113 - 124
  • [2] Accurate SER Estimation by Transform Matrix Analysis for Fault Tolerant Circuits Design
    Yu, Changhong
    NANOTECHNOLOGY AND COMPUTER ENGINEERING, 2010, 121-122 : 87 - 92
  • [3] Fault Tolerance Design by Accurate SER Estimation Based on Ensemble Transform Matrix
    Yu, Changhong
    PROGRESS IN MEASUREMENT AND TESTING, PTS 1 AND 2, 2010, 108-111 : 347 - 352
  • [4] Fast and Accurate Solution for Power Estimation and DPA Countermeasure Design
    Vidal, Daniel
    Cortes, Mario L.
    2014 24TH INTERNATIONAL WORKSHOP ON POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION (PATMOS), 2014,
  • [5] IC yield estimation at early stages of the design cycle
    Chen, T
    Kim, VK
    Tegethoff, M
    MICROELECTRONICS JOURNAL, 1999, 30 (08) : 725 - 732
  • [6] A design methodology for low EMI noise LSI with fast and accurate estimation
    Tsujikawa, H
    Hirano, S
    Shimazaki, K
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2003, E86A (12) : 2974 - 2982
  • [7] Conflicts in Product Development and Machining Time Estimation at Early Design Stages
    Troitsky, Dmitry I.
    ADVANCES IN MECHANICAL ENGINEERING, 2015, : 103 - 116
  • [8] Multistage Liquid Rocket Weight Estimation and Optimization for Early Design Stages
    Shu, Jung-Il
    Lee, Jae-Woo
    Kim, Sangho
    Lee, Jae Lyun
    Wang, Yi
    JOURNAL OF AEROSPACE ENGINEERING, 2020, 33 (06)
  • [9] On the possibility of structural fatigue properties estimation at the early stages of design analysis
    Kasumov E.V.
    Russian Aeronautics (Iz VUZ), 2014, 57 (1) : 30 - 36
  • [10] IC manufacturing test cost estimation at early stages of the design cycle
    Chen, T
    Kim, VK
    Tegethoff, M
    MICROELECTRONICS JOURNAL, 1999, 30 (08) : 733 - 738