A Low Power and Robust Carbon Nanotube 6T SRAM Design with Metallic Tolerance

被引:0
|
作者
Sun, Luo [1 ]
Mathew, Jimson [1 ]
Shafik, Rishad A. [1 ]
Pradhan, Dhiraj K. [1 ]
Li, Zhen [1 ]
机构
[1] Univ Bristol, Dept Comp Sci, Bristol, Avon, England
关键词
FIELD-EFFECT TRANSISTORS; CNT;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Carbon nanotube field-effect transistor (CNTFET) is envisioned as a promising device to overcome the limitations of traditional CMOS based MOSFETs due to its favourable physical properties. This paper presents a novel six-transistor (6T) static random access memory (SRAM) bitcell design using CNTFETs. Extensive validations and comparative analyses are carried out with the proposed SRAM design using SPICE based simulations. We show that the proposed CNTFET based SRAM has a significantly better static noise margin (SNM) and write ability margin (WAM) compared to a CNTFET-based standard 6T bitcell, equivalent to isolated read-port 8T cell based on CNTFET, while consuming less dynamic power. We further demonstrate that it exhibits higher robustness under process, voltage and temperature (PVT) variations when compared with the traditional CMOS SRAM cell designs. Furthermore, metallic CNTs removal technique is used considering metallic tolerance to make the proposed SRAM design more reliable.
引用
收藏
页数:4
相关论文
共 50 条
  • [1] Robust 6T Si tunneling transistor SRAM design
    Yang, Xuebei
    Mohanram, Kartik
    [J]. 2011 DESIGN, AUTOMATION & TEST IN EUROPE (DATE), 2011, : 740 - 745
  • [2] 1 Kbit 6T SRAM Arrays in Carbon Nanotube FET CMOS
    Kanhaiya, Pritpal S.
    Lau, Christian
    Hills, Gage
    Bishop, Mindy
    Shulaker, Max M.
    [J]. 2019 SYMPOSIUM ON VLSI TECHNOLOGY, 2019, : T54 - T55
  • [3] VLSI Design And Analysis Of Low Power 6T SRAM Cell Using Cadence Tool
    Khare, Kavita
    Khare, Nilay
    Kulhade, Vijendra Kumar
    Deshpande, Pallavi
    Khare, Kavita
    [J]. ICSE: 2008 IEEE INTERNATIONAL CONFERENCE ON SEMICONDUCTOR ELECTRONICS, PROCEEDINGS, 2008, : 117 - +
  • [4] Carbon Nanotube-Based CMOS SRAM: 1 kbit 6T SRAM Arrays and 10T SRAM Cells
    Kanhaiya, Pritpal S.
    Lau, Christian
    Hills, Gage
    Bishop, Mindy D.
    Shulaker, Max M.
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2019, 66 (12) : 5375 - 5380
  • [5] A Novel Design for a Low-Power High-Speed Robust Supply-Gated-Sleep 6T SRAM Cell
    Sunil, Smitha
    Subash, T. D.
    Chandran, Resma V. P.
    [J]. MATERIALS TODAY-PROCEEDINGS, 2020, 24 : 1955 - 1964
  • [6] Statistical Design of the 6T SRAM Bit Cell
    Gupta, Vasudha
    Anis, Mohab
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2010, 57 (01) : 93 - 104
  • [7] Low-Power and Robust 6T SRAM cell using Symmetric Dual-k Spacer FinFETs
    Pal, Pankaj Kumar
    Kaushik, B. K.
    Dasgupta, S.
    [J]. 2014 29TH INTERNATIONAL CONFERENCE ON MICROELECTRONICS PROCEEDINGS - MIEL 2014, 2014, : 103 - 106
  • [8] SEU Tolerance of FinFET 6T SRAM, 8T SRAM and DICE Memory Cells
    Sajit, Ahmed S.
    Turi, Michael A.
    [J]. 2017 IEEE 7TH ANNUAL COMPUTING AND COMMUNICATION WORKSHOP AND CONFERENCE IEEE CCWC-2017, 2017,
  • [9] Manufacturing Variability Analysis in Carbon Nanotube Technology: a comparison with bulk CMOS in 6T SRAM scenario
    Garcia, Carmen
    Rubio, Antonio
    [J]. 2011 IEEE 14TH INTERNATIONAL SYMPOSIUM ON DESIGN AND DIAGNOSTICS OF ELECTRONIC CIRCUITS AND SYSTEMS (DDECS), 2011, : 249 - 254
  • [10] Optimal Design of 6T SRAM Bitcells for Ultra Low-Voltage Operation
    Ghonem, Amgad A.
    Farid, Mostafa F.
    Dessouky, Mohamed
    [J]. 2015 IEEE CONFERENCE ON ELECTRONICS, CIRCUITS, AND SYSTEMS (ICECS), 2015, : 454 - 457