A synthesis scheme for simultaneous scheduling, binding, partitoning and placement with resources operating at multiple voltages

被引:1
|
作者
Ling, W [1 ]
Jiang, YT [1 ]
Yu, Z [1 ]
Ru, C [1 ]
机构
[1] Harbin Inst Technol, Sch Comp Sci & Technol, Harbin, Heilongjiang, Peoples R China
关键词
D O I
10.1109/ISCAS.2005.1464681
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
One promising technique to reduce the power consumption is to power the chip with multiple supply voltages. However, as noticed in [2], multiple voltage designs can cause a number of serious layout problems. We have shown that the layout problems can be partially solved by the addition of a partitioning step into the synthesis flow. A more subtle solution to solve the layout problems requires the placement be also included into the design flow. In this paper, we present a synthesis scheme, following a simulated annealing engine, to minimize power consumption and area with resources operating at multiple voltages under the timing constraints. The scheme considers many correlated factors, such as scheduling, binding, partitioning and placement, simultaneously to reduce power consumption due to both functional units and interconnections between and among them. Experiments with a number of DSP benchmarks show that the proposed algorithm can achieve significant reduction in power as well as area.
引用
收藏
页码:688 / 691
页数:4
相关论文
共 22 条
  • [1] A low power scheduling scheme with resources operating at multiple voltages
    Manzak, A
    Chakrabarti, C
    [J]. ISCAS '99: PROCEEDINGS OF THE 1999 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 1: VLSI, 1999, : 354 - 357
  • [2] A low power scheduling scheme with resources operating at multiple voltages
    Manzak, A
    Chakrabarti, C
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2002, 10 (01) : 6 - 14
  • [3] Low power scheduling with resources operating at multiple voltages
    Shiue, WT
    Chakrabarti, C
    [J]. ISCAS '98 - PROCEEDINGS OF THE 1998 INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-6, 1998, : A437 - A440
  • [4] Low-power scheduling with resources operating at multiple voltages
    Shiue, WT
    Chakrabarti, C
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING, 2000, 47 (06): : 536 - 543
  • [5] A methodology for low power scheduling with resources operating at multiple voltages
    Kumar, A
    Bayoumi, M
    Elgamel, M
    [J]. INTEGRATION-THE VLSI JOURNAL, 2004, 37 (01) : 29 - 62
  • [6] A scheduling and partitioning scheme for low power circuit operating at multiple voltages
    Wang, L
    Selvaraj, H
    [J]. EUROMICRO SYMPOSIUM ON DIGITAL SYSTEM DESIGN, PROCEEDINGS, 2003, : 144 - 147
  • [7] A SCHEDULING SCHEME WITH DYNAMIC FREQUENCY CLOCKING AND MULTIPLE VOLTAGES FOR LOW POWER DESIGNS
    Wen Dongxin Wang Ling Yang Xiaozong (Department of Computer Science and Technology
    [J]. Journal of Electronics(China), 2007, (04) : 572 - 576
  • [8] Power optimization in data-path scheduling and binding with multiple supply voltages and threshold voltages by simulated annealing
    Huang, JF
    Bian, JN
    Liu, ZP
    Wang, YF
    [J]. 2005 INTERNATIONAL CONFERENCE ON COMMUNICATIONS, CIRCUITS AND SYSTEMS, VOLS 1 AND 2, PROCEEDINGS: VOL 1: COMMUNICATION THEORY AND SYSTEMS, 2005, : 1370 - 1374
  • [9] Simultaneous scheduling, allocation and binding in high level synthesis
    Kollig, P
    Al-Hashimi, BM
    [J]. ELECTRONICS LETTERS, 1997, 33 (18) : 1516 - 1518
  • [10] Synthesis scheme for low power designs with multiple supply voltages by tabu search
    Wang, L
    Jiang, YT
    Selvaraj, H
    [J]. 2004 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 5, PROCEEDINGS, 2004, : 261 - 264